5FIBFL45B Search Results
5FIBFL45B Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
OTP-e
Abstract: TEMIC NEC protocol
|
OCR Scan |
TSS461C TSS461C ISO/11519-3. Thi15 Sfibfi45b OTP-e TEMIC NEC protocol | |
ITT 435-1Contextual Info: S iW H S electronic June 1992 HM 65798 HI-REL DATA SHEET_ 64 k x 4 HIGH SPEED CMOS SRAM FEATURES . TTL COMPATIBLE INPUTS AND OUTPUTS • FAST ACCESS TIME : 25*/35/45/55 ns . LOW POWER CONSUMPTION ACTIVE: 660 mW STANDBY : 190 mW . WIDE TEMPERATURE RANGE : - 55°C TO + 125°C |
OCR Scan |
||
1553 bus
Abstract: HM-65664 80C31M
|
OCR Scan |
29C530 MIL-STD-1553B 29H531 MIL-STD1553B 29T532 000237b 1553 bus HM-65664 80C31M | |
Shared resource arbitrationContextual Info: miMHS PRELIMINARY March 1994 L 67005 DATA SHEET 8 KX 8 CMOS DUAL PORT RAM 3.3 VOLT FEATURES VERSATILE PIN SELECT FOR MASTER OR SLAVE: - M/S= H FOR BUSY OUTPUT FLAG ON MASTER - M/S = L FOR BUSY INPUT FLAG ON SLAVE INT FLAG FOR PORT TO PORT COMMUNICATION FULL HARDWARE SUPPORT OF SEMAPHORE |
OCR Scan |
7005V 6700Sffiev hfl45b Shared resource arbitration | |
MHS CMSContextual Info: C TSC8051A30 S e m i c o n d u c t o r s CMOS Single Chip 8-bit Microcontroller with VAN Controller Description The TSC8051A30 is a stand alone, high performance CMOS microcontroller designed for use in automotive and industrial applications. The TSC8051A30 retains all features o f the MHS 80C51 |
OCR Scan |
TSC8051A30 TSC8051A30 80C51 10-source Sflbfl45b MHS CMS | |
Contextual Info: Tem ic 29C532E Semiconductors 32-Bit Bus-Watch EDAC Error Detection And Correction unit 1. Description The 29C532E EDAC is a very low power bus-watch 32-bit Error Detection And Correction unit EDAC . EDAC is used in a high integrity system for monitoring |
OCR Scan |
29C532E 32-Bit 29C532E 5fibfl45b | |
Contextual Info: Tem ic 29C93A MATRA MHS ECMA102/V110 Terminal Rate Adaptor Circuit TRAC Description The 29C93A is a Terminal Rate Adaptor Circuit (TRAC) performing speed adaptation between synchronous/asynchronous V24 terminals through ISDN 64 kbps “B” channel. The TRAC can be connected to “B” channel using a |
OCR Scan |
29C93A ECMA102/V110 29C93A Sflbfl45b D00E77fl | |
67130V
Abstract: ajr38 a9lc
|
OCR Scan |
67130/L 67130L/67140L 7130V/67140V combinat600 7130V 67140/Rev 67130V ajr38 a9lc | |
MCT12K
Abstract: MC10K
|
OCR Scan |
5fibfl45b 10-May-96 MCT12K MC10K | |
Contextual Info: Tem ic TSC8051A2 S e m i c o n d u c t o r s CMOS Single Chip 8-bit Microcontroller with Analog Interfaces Description The TSC8051A2 is a stand alone, high performance CMOS microcontroller designed for use in automotive and industrial applications. The TSC8051A2 retains all features of the 80C51 with |
OCR Scan |
TSC8051A2 TSC8051A2 80C51 10-source D0Db275 | |
MB-7500
Abstract: 130 nm CMOS standard cell library ST
|
OCR Scan |
5flbfl45b MB-7500 130 nm CMOS standard cell library ST | |
Contextual Info: Hm m electronic June 1992 M 67201 HI-REL DATA SHEET_ 512x9 CMOS PARALLEL FIFO FEATURES FIRST-IN FIRST-OUT DUAL PORT MEMORY . EMPTY, FULL AND HALF FLAGS IN SINGLE DEVICE MODE WIDE TEMPERATURE RANGE : - 55°C TO + 125°C . RETRANSMIT CAPABILITY . BI-DIRECTIONAL APPLICATIONS |
OCR Scan |
512x9 | |
mxt 211Contextual Info: Tem ic 29C96 MATRA MHS T1-DS1/E1-CEPT Framer Formatter Description The 29C96 is a programmable CMOS device interfacing with T1-DS1 or El-CEPT transceivers. The 29C96 supports following frame formats : • DS1 : 4 frames DMI , D4 (G704), ESF (G704), SLC-96 (DMI), DDS (DMI) |
OCR Scan |
29C96 29C96 SLC-96 00470t. mxt 211 | |
mhs 80C32Contextual Info: 4bE D SfiböHSb 00002bñ 1 September 1989 matra M H S 80C52/80< DATA SHEET CMOS SINGLE-CHIP 8 BIT MICROCONTROLLER 80C52 - CMOS SINGLE -CHIP 8 BIT MICRO CONTROLLER with factory m ask-programmable ROM 80C52/C32 : 0 to 12 MHz 80C52-1/C32-1 : 0 to 16 MHz 80C52S/C32S : 0 to 20 MHz |
OCR Scan |
00002bà 80C52/80< 80C52 80C52/C32 80C52-1/C32-1 80C52S/C32S 80C52-UC32-L 80C52F 80C32 16-BIT mhs 80C32 | |
|
|||
transistor A6IContextual Info: MHS electronic June 1992 HM 65262 HI-REL DATA SHEET_ 16 k x 1 VERY LOW POWER CMOS SRAM FEATURES ACCESS TIME : 70/85 ns . TTL COMPATIBLE INPUTS AND OUTPUTS VERY LOW POWER CONSUMPTION ACTIVE :1 10 mW typ STANDBY : 2.0 uW (typ) DATA RETENTION : 0.8 uW (typ) |
OCR Scan |
Sflbfl45b transistor A6I | |
Contextual Info: Tem ic M 67203/M 67204 MATRA MHS 2K x 9 & 4K x 9 CMOS Parallel FIFO Introduction The M67203/204 implement a first-in first-out algorithm, featuring asynchronous read/write operations. The FULL and EMPTY flags prevent data overflow and underflow. The Expansion logic allows unlimited expansion in word |
OCR Scan |
67203/M M67203/204 0G05734 |