SASI
Abstract: cmps a13 grd 07 z32106 Z32100 IRR28 we32100
Text: Zilog P roduct S pecification January 1987 / O D ^ O ^ Z32106 M A U M A T H A C C E L E R A T IO N U N IT DESCRIPTION T he Z32106 M ath A cceleration U nit M AU provides floating-point capability fo r the Z32100 M icroprocessor and is fully com patible with
|
OCR Scan
|
Z32106
Z32100
32bit)
64-bit)
80-bit)
32-bit
125-pin
SASI
cmps a13
grd 07
IRR28
we32100
|
PDF
|
Z32100
Abstract: z32104
Text: Zilog P r o du c t S p e c i f i c a t i o n J a n u a ry 1987 /oc€>o4 Z32104 D M A C O N TR O LL ER D ESCRIPTIO N T h e Z32104 D M A C o n tro lle r D M A C is a m em ory-m apped p e rip h e ra l device th a t p erfo rm s m em ory-to-m em ory, m em ory-to-peripheral, and
|
OCR Scan
|
Z32104
Z32100
32-bit
133-pin
|
PDF
|
a00u
Abstract: Z32100 STK 411 230 WE32100 ALI m7 101b BUX 707 z32101 Z32103 BUDA lo4p
Text: Y " P ro d u ct S pecification January 1987 Z32103 D R A M C O N TR O LLER DESCRIPTION T he Z32103 D R A M Controller provides address multiplexing, access and cycle time management, and refresh control for dynam ic random access m emory DRAM . It provides, in a single chip,
|
OCR Scan
|
Z32103
32-bit
a00u
Z32100
STK 411 230
WE32100
ALI m7 101b
BUX 707
z32101
BUDA
lo4p
|
PDF
|
WE32100
Abstract: ALI m7 101b WE32104
Text: WE 32104 DMA Controller Description The WE 32104 DMA Controller DMAC is a mem ory-mapped peripheral device that performs memory-to-memory, memory fill, mem ory-to-peripheral, and peripheral-tomemory data transfers quickly and efficiently. The DMAC contains specialized hardware that
|
OCR Scan
|
32-bit
133-pin
225pF)
WE32100
ALI m7 101b
WE32104
|
PDF
|
WE32101
Abstract: we32100 tC23E oxbe
Text: WE 32100 Microprocessor Description The WE 32100 Microprocessor CPU is a highperformance, single-chip, 32-bit central processing unit designed for efficient operation in a high-level language environment. It performs all the system address generation, control, memory access, and
|
OCR Scan
|
32-bit
32-bit)
16-bit)
225pF)
WE32101
we32100
tC23E
oxbe
|
PDF
|
WE32104
Abstract: we32100 DMAC
Text: WE 32104 DMA Controller Description The WE 32104 DMA Controller DMAC is a memory-mapped peripheral device that performs memory-to-memory, memory fill, memory-to-peripheral, and peripheral-tomemory data transfers quickly and efficiently. The DMAC contains specialized hardware that
|
OCR Scan
|
32-bit
133-pin
225pF)
WE32104
we32100
DMAC
|
PDF
|
we32100
Abstract: No abstract text available
Text: WE 32106 Math Acceleration Unit Description The WE 32106 Math Acceleration Unit MAU provides floating-point capability for the WE 32100 Microprocessor and is fully compatible with the IEEE Standard for Binary FloatingPoint Arithmetic (ANSI/IEEE Std. 754-1985). It
|
OCR Scan
|
32-bit)
64-bit)
80-bit)
32-bit
18-MHz
we32100
|
PDF
|
z32100
Abstract: LK23
Text: Zilog P ro du ct Specification January 1987 /£ > 3 0 3 3 Z32101 MEMORY MANAGEMENT UNIT DESCRIPTION T he Z32101 M emory M anagem ent U nit MMU is a 32-bit bus-structured device that provides logicalto-physical address translation, memory organization, control, and access protection for
|
OCR Scan
|
Z32101
32-bit
Z32100
LK23
|
PDF
|
IC ATA 2388
Abstract: ATA 2388 we32100 YXXXX
Text: WE 32106 M ath A cceleratio n Unit Description The W E 32 10 6 M a th A c c e le ra tio n U n it MAU pro vid e s flo a tin g -p o in t c a p a b ility fo r th e WE 32100 M ic ro p ro c e s s o r a n d is fu lly co m p a tib le w ith th e IEEE S ta n d a rd fo r B in ary F lo a tin g
|
OCR Scan
|
|
PDF
|
WE32101
Abstract: XORB eisc oxc7 0B11-R TC292
Text: W E 32100 M icrop ro c es s o r Description The W E 32100 M ic ro p ro c e s s o r CPU is a h ig h p e rfo rm a n ce , s in g le -c h ip , 3 2 -b it cen tra l pro cessing u n it de sig ned fo r e ffic ie n t o p e ra tio n in a high -leve l la n g u a g e en viro n m e n t. It pe rfo rm s all the system
|
OCR Scan
|
32-bit
32-bit)
16-bit)
225pF)
WE32101
XORB
eisc
oxc7
0B11-R
TC292
|
PDF
|
DRAM Controller
Abstract: 112-12a 100C we32100 8 bit dRAM Controller we32103
Text: WE 32103 DRAM Controller Description The WE 32103 DRAM C ontroller provides address m ultiplexing, access and cycle time management, and refresh control fo r dynamic random access memory DRAM . In a single chip, it provides the interface between high
|
OCR Scan
|
32-bit
18-MHz
125-pin
DRAM Controller
112-12a
100C
we32100
8 bit dRAM Controller
we32103
|
PDF
|
Z32100
Abstract: Virtual Memory Processing Unit z32101 kl2 j2 131-6 wj 71
Text: Zilog Product Specification January 1987 /o 3 0 3 3 Z32101 M EM O RY M A N A G E M E N T U N IT D E SC R IPT IO N The Z32101 M emory M anagem ent U nit MMU is a 32-bit bus-structured device that provides logicalto-physical address translation, memory organization, control, and access protection for
|
OCR Scan
|
Z32101
32-bit
Z32100
Virtual Memory Processing Unit
kl2 j2
131-6 wj 71
|
PDF
|
oxc7
Abstract: Z32100 Z32106 TC292
Text: n January 1987 > /Ô Ô ? Û / Z32100 MICROPROCESSOR DESCRIPTION T he Z32100 M icroprocessor is a high-perform ance, single-chip 32-bit central processing unit CPU designed for efficient operation in a high-level language en v iro n m en t It perform s all th e sytem
|
OCR Scan
|
Z32100
32-bit
125-pin
37MOOO
TWX910-338-7621_
oxc7
Z32106
TC292
|
PDF
|
DRAM controller
Abstract: a00u 112-12a sj 76a WE32104 we32100
Text: A T & T tIELEC I HSE C D • OQSGQab 00051^7 fl ■ T-52-33-21 W E 32103 DRAM Controller Description The WE 32103 DRAM Controller provides address multiplexing, access and cycle time management, and refresh control for dynamic random access memory (DRAM). In a single
|
OCR Scan
|
T-S2-33
32-bit
18-MHz
125-pin
005002b
DRAM controller
a00u
112-12a
sj 76a
WE32104
we32100
|
PDF
|
|
dram controller
Abstract: No abstract text available
Text: Zilog P ro d u c t S p e c ific a tio n January 1987 Z32103 DRAM CONTROLLER DESCRIPTION T he Z32103 D R A M Controller provides address multiplexing, access and cycle tim e management, and refresh control for dynam ic random access memory DRAM . It provides, in a single chip,
|
OCR Scan
|
Z32103
32-bit
dram controller
|
PDF
|
Untitled
Abstract: No abstract text available
Text: n January 1987 i /ôô?ôf Z32100 MICROPROCESSOR DESCRIPTION The Z32100 Microprocessor is a high-performance, single-chip 32-bit central processing unit CPU designed for efficient operation in a high-level language environment It performs all the sytem address generation, control, memory access, and
|
OCR Scan
|
Z32100
32-bit
32-bit
125-pin
|
PDF
|
we32100
Abstract: tC23E UNUSED26
Text: Zilog Product S p e c ifica tio n January 1987 Z32106 M AU MATH ACCELERATION UNIT DESCRIPTION T he Z32106 M ath A cceleration U nit M AU provides floating-point capability fo r the Z32100 M icroprocessor and is fully com patible with A N S I/IE E E Standard 754-1985 for Binary
|
OCR Scan
|
Z32106
Z32100
32bit)
64-bit)
80-bit)
32-bit
125-pin
we32100
tC23E
UNUSED26
|
PDF
|
TSMC 0.18 um MOSfet
Abstract: M38510 10102BCA IDT7204L 5962-8768401MQA 0.18um LDMOS TSMC sl1053 TSMC 0.25Um LDMOS UT63M125BB SMD RTAX250S-CQ208 5962-04221
Text: DSCC Supplemental Information Sheet for Electronic QML-38535 Specification Details: Date: 9/2/2008 Specification: MIL-PRF-38535 Title: Advanced Microcircuits Federal Supply Class FSC : 5962 Conventional: No Specification contains quality assurance program: Yes
|
Original
|
QML-38535
MIL-PRF-38535
MIL-STD-790
MIL-STD-690
-581DSCC
QML-38535
TSMC 0.18 um MOSfet
M38510 10102BCA
IDT7204L
5962-8768401MQA
0.18um LDMOS TSMC
sl1053
TSMC 0.25Um LDMOS
UT63M125BB SMD
RTAX250S-CQ208
5962-04221
|
PDF
|