Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    SN54LV32A Search Results

    SF Impression Pixel

    SN54LV32A Price and Stock

    Texas Instruments SN54LV32AW

    Peripheral ICs
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Vyrian SN54LV32AW 1,421
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote

    Texas Instruments SN54LV32AFK

    Peripheral ICs
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Vyrian SN54LV32AFK 921
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote

    Texas Instruments SN54LV32AJ

    Peripheral ICs
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    Vyrian SN54LV32AJ 510
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote

    SN54LV32A Datasheets (8)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    SN54LV32A
    Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATES Original PDF
    SN54LV32A
    Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATES Original PDF
    SN54LV32AFK
    Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATE Original PDF
    SN54LV32AFK
    Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATES Original PDF
    SN54LV32AJ
    Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATE Original PDF
    SN54LV32AJ
    Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATES Original PDF
    SN54LV32AW
    Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATES Original PDF
    SN54LV32AW
    Texas Instruments QUADRUPLE 2-INPUT POSITIVE-OR GATE Original PDF

    SN54LV32A Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    SN54LV32A

    Abstract: SN74LV32A
    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385C – SEPTEMBER 1997 – REVISED MAY 2000 D D D D D D D EPIC  Enhanced-Performance Implanted CMOS Process Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385C MIL-STD-883, SN54LV32A SN74LV32A PDF

    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385J 000-V A114-A) A115-A) SN54LV32A PDF

    LV32A

    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385E – SEPTEMBER 1997 – REVISED AUGUST 2002 SN54LV32A . . . J OR W PACKAGE SN74LV32A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y 1B 1Y


    Original
    SN54LV32A, SN74LV32A SCLS385E 000-V A114-A) A115-A) SN54LV32A LV32A PDF

    A115-A

    Abstract: C101 SN54LV32A SN74LV32A
    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385J SN54LV32A A115-A C101 SN54LV32A SN74LV32A PDF

    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385J PDF

    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385G – SEPTEMBER 1997 – REVISED OCTOBER 2002 SN54LV32A . . . J OR W PACKAGE SN74LV32A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y 1B 1Y


    Original
    SN54LV32A, SN74LV32A SCLS385G 000-V A114-A) A115-A) SN54LV32A SN74LV32A, PDF

    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D Ioff Supports Partial-Power-Down Mode D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce 2 13 3 12 4 11


    Original
    SN54LV32A, SN74LV32A SCLS385J SN54LV32A PDF

    A115-A

    Abstract: C101 SN54LV32A SN74LV32A 74LV32a
    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385J SN54LV32A A115-A C101 SN74LV32A 74LV32a PDF

    A115-A

    Abstract: C101 SN54LV32A SN74LV32A
    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385J SN54LV32A A115-A C101 SN74LV32A PDF

    A115-A

    Abstract: C101 SN54LV32A SN74LV32A 74LV32A
    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385D – SEPTEMBER 1997 – REVISED JANUARY 2001 D D D D SN54LV32A . . . J OR W PACKAGE SN74LV32A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 2-V to 5.5-V VCC Operation Typical VOLP (Output Ground Bounce)


    Original
    SN54LV32A, SN74LV32A SCLS385D SN54LV32A 000-V A114-A) A115-A) A115-A C101 SN54LV32A SN74LV32A 74LV32A PDF

    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES S C L S 3 8 5 A - S E P TE M B E R 1997 - R EVISED A P R IL 1998 EP/C Enhanced-Performance Implanted CMOS Process SN54LV32A . . . J OR W PACKAGE SN74LV32A . . . D, DB, DGV, NS, OR PW PACKAGE (TOP VIEW)


    OCR Scan
    SN54LV32A, SN74LV32A MIL-STD-883, SN54LV32A SN74LV32A PDF

    A115-A

    Abstract: C101 SN54LV32A SN74LV32A
    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385J SN54LV32A A115-A C101 SN54LV32A SN74LV32A PDF

    SN54LV32A

    Abstract: SN74LV32A
    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385B – SEPTEMBER 1997 – REVISED NOVEMBER 1999 D D D D D EPIC Enhanced-Performance Implanted CMOS Process Typical VOLP (Output Ground Bounce) < 0.8 V at VCC, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385B MIL-STD-883, SN54LV32A SN54LV32A SN74LV32A PDF

    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385G – SEPTEMBER 1997 – REVISED OCTOBER 2002 SN54LV32A . . . J OR W PACKAGE SN74LV32A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y 1B 1Y


    Original
    SN54LV32A, SN74LV32A SCLS385G 000-V A114-A) A115-A) SN54LV32A PDF

    A115-A

    Abstract: C101 SN54LV32A SN74LV32A
    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385I − SEPTEMBER 1997 − REVISED DECEMBER 2004 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385I SN54LV3plifiers A115-A C101 SN54LV32A SN74LV32A PDF

    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385J 000-V A114-A) A115-A) SN54LV32A PDF

    A115-A

    Abstract: C101 SN54LV32A SN74LV32A
    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385G – SEPTEMBER 1997 – REVISED OCTOBER 2002 SN54LV32A . . . J OR W PACKAGE SN74LV32A . . . D, DB, DGV, NS, OR PW PACKAGE TOP VIEW 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4B 4A 4Y 3B 3A 3Y 1B 1Y


    Original
    SN54LV32A, SN74LV32A SCLS385G SN54LV32A A115-A C101 SN54LV32A SN74LV32A PDF

    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385J 000-V A114-A) A115-A) SN54LV32A PDF

    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385J 000-V A114-A) A115-A) SN54LV32A PDF

    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385J SN54LV32A PDF

    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385J 000-V A114-A) A115-A) SN54LV32A PDF

    74LV32a

    Abstract: LV32A
    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385J 000-V A114-A) A115-A) SN54LV32A 74LV32a LV32A PDF

    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2ĆINPUT POSITIVEĆOR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385J 000-V A114-A) A115-A) SN54LV32A PDF

    Contextual Info: SN54LV32A, SN74LV32A QUADRUPLE 2-INPUT POSITIVE-OR GATES SCLS385J − SEPTEMBER 1997 − REVISED APRIL 2005 D 2-V to 5.5-V VCC Operation D Max tpd of 6.5 ns at 5 V D Typical VOLP Output Ground Bounce D <0.8 V at VCC = 3.3 V, TA = 25°C Typical VOHV (Output VOH Undershoot)


    Original
    SN54LV32A, SN74LV32A SCLS385J SN54LV32A PDF