T80023
Abstract: No abstract text available
Text: jl L PRO D UCT NO. 95547- 41.91±0.1 i'} - i a — ^>1 VS/777777;J//J77/7JS7/?7//77777Tr/77/i7777T7% A B O V E P .C .B . RIG H T P U S H ROD TT 5 111 IHI- DIM.S HE- B E L O W P .C .B . L E F T P U S H ROD mot’ l code rev. A 8 C toterance unless otherwise specified
|
OCR Scan
|
PDF
|
95547NO.
VS/777777
J//J77/7JS7/
7//77777Tr/77/i7777T7%
T50QG2
T50098
T5Q216
T80023
/27/a*
27/gf
|
tmp90c84
Abstract: No abstract text available
Text: TOSHIBA TMP90PH48 CMOS 8-BIT MICROCONTROLLERS TMP90PH48F 1. OUTLINE AND CHARACTERISTICS The TMP90PH48 is a system evalution LSI having a built in One-Time PROM for TMP90C848. A programming and verification for the internal PROM is achieved by using a general EPROM programmer with an adapter socket.
|
OCR Scan
|
PDF
|
TMP90PH48F
TMP90PH48
TMP90PH48
TMP90C848.
TMP90C848
04000H
tmp90c84
|
Untitled
Abstract: No abstract text available
Text: 16Mbit Synchronous DRAM Series ♦HYUNDAI HY57V164010- 4Mx4bit Synchronous DRAM HY57V168010- 2Mx8blt Synchronous DRAM HY57V161610- 1Mx16bit Synchronous DRAM DESCRIPTION The HY57V164010, HY57V168010, HY57V161610 Programmable options include the length of are high speed 3.3 Volt synchronous dynamic RAMs
|
OCR Scan
|
PDF
|
16Mbit
HY57V164010-
HY57V168010-
HY57V161610-
1Mx16bit
HY57V164010,
HY57V168010,
HY57V161610
512Kbit
1SD10-Q3-NOV96
|
Untitled
Abstract: No abstract text available
Text: HIIICRTRLYST Umili S E M I C O N D U C T O R CAT64LC10/20/40 1K/2K/4K-Bit Serial E2PROM FEATURES • SPI Bus Compatible Commercial and Industrial Temperature Ranges ■ Low Power CMOS Technology Power-Up Inadvertant W rite Protection ■ 2.5V to 6.0V Operation
|
OCR Scan
|
PDF
|
CAT64LC10/20/40
CAT64LC10/20/40
64LC10SI-2
|
Untitled
Abstract: No abstract text available
Text: HM6216255HI Series 4M high Speed SRAM 256-kword x 16-bit HITACHI ADE-203-1037A (Z) Rev. 1.0 Apr. 15, 1999 Description The HM6216255HI Series is a 4-M bit high speed static RAM organized 256-k word x 16-bit. It has realized high speed access time by employing CMOS process (4-transistor + 2-poly resistor memory cell) and high
|
OCR Scan
|
PDF
|
HM6216255HI
256-kword
16-bit)
ADE-203-1037A
256-k
16-bit.
400-mil
44-pin
|
sine wave generation using pcm codec 1110 with ds
Abstract: 04728
Text: • DESCRIPTION The FUJITSU MB86434 is an AIU audio interface unit LSI for +5 V single-power source digital telephone devices, manufactured using CMOS process technology. The codec transmission filter characteristics meet G.712 standards, and can handle input and output in A-Law, |A-Law and linear conversion modes. The MB86434 also contains the
|
OCR Scan
|
PDF
|
MB86434
F9803
sine wave generation using pcm codec 1110 with ds
04728
|
UPD42S18160G5-70-7-JF
Abstract: UPD42S18160G5707JF uPD42S18160-50 UPD4216160G uPD42S18160G5-50-7JF UPD4216160G5-50 PD42S18160-60 UPD42S18160G5-60-7JF NEC 4216160 UPD4218160G5-80-7JF
Text: DATA SHEET / MOS INTEGRATED CIRCUIT / PD42S16160,4216160,42S18160,4218160 16 M-BIT DYNAMIC RAM 1 M-WORD BY 16-BIT, FAST PAGE MODE, BYTE READ/WRITE MODE D e s c rip tio n The /xPD42S16160, 4216160, 42S18160, 4218160 are 1,048, 576 words by 16 bits CMOS dynamic RAMs. The
|
OCR Scan
|
PDF
|
uPD42S16160
uPD4216160
uPD42S18160
uPD4218160
16-BIT,
/xPD42S16160,
42S18160,
PD42S16160,
42S18160
50-pin
UPD42S18160G5-70-7-JF
UPD42S18160G5707JF
uPD42S18160-50
UPD4216160G
uPD42S18160G5-50-7JF
UPD4216160G5-50
PD42S18160-60
UPD42S18160G5-60-7JF
NEC 4216160
UPD4218160G5-80-7JF
|
R7F7
Abstract: No abstract text available
Text: Preliminary H M 5216165 S e r ie s 524,2SS-word x 16-blt x 2-bank Syn ch ro n o u s D ynam ic R A M HITACHI All inpuls and outputs are referred to the rising e d g e o f th e c lo c k in p u t. T h e H M 5 2 1 6 1 6 5 is offered in 2 banks for improved performance.
|
OCR Scan
|
PDF
|
16-blt
HM5216165TT-10
HM5216165TT-12
HM5216165TT-15
400-mil
50-pin
TTP-50D)
HM5216165
073-Vm
R7F7
|
Untitled
Abstract: No abstract text available
Text: M OSEL VITELIC V54C316802VA HIGH PERFORMANCE 3.3 VOLT2M X 8 SYNCHRONOUS DRAM 2 BANKS X 1MBit X 8 CAS Latency = 3 PRELIMINARY 8 10 12 System Frequency fCK 125 MHz 100 MHz 83 MHz Clock Cycle Tim e (tcK 3 ) 8 ns 10 ns 12 ns Clock Access Tim e (tAC3) 7 ns 8 ns
|
OCR Scan
|
PDF
|
V54C316802VA
V54C316802VA
44-Pin
L0-15
|
R40 AH
Abstract: No abstract text available
Text: HM5283206 Series 131,072-word x 32-bit x 2-bank Synchronous Graphic RAM HITACHI ADE-203-223A Z Rev. 1.0 May. 30, 1996 Description All inputs and outputs signals refers to the rising edge of the clock input. The HM5283206 provides 2 banks to realize better performance. 8 column block write function and write per bit function are
|
OCR Scan
|
PDF
|
HM5283206
072-word
32-bit
ADE-203-223A
Hz/83
Hz/66
z//77////////a
QQ27flfl2
R40 AH
|
UPD4216805L
Abstract: No abstract text available
Text: NEC MOS INTEGRATED CIRCUIT j u P D 42S 16805L , 4 2 1 6 8 0 5 L 3.3 V OPERATION 16 M BIT DYNAMIC RAM 2 M-WORD BY 8-BIT, HYPER PAGE MODE D escription The //PD42S16805L, 4216805L are 2 097 152 words by 8 bits dynamic CMOS RAMs w ith optional hyper page mode.
|
OCR Scan
|
PDF
|
uPD42S16805L
uPD4216805L
PD42S16805L,
4216805L
28-pin
//PD42S16805L-A60,
4216805L-A60
PD42S16805L-A70,
4216805L-A70
|
MPD424260
Abstract: 424260-70 nec japan
Text: DATA SHEET MOS INTEGRATED CIRCUIT ¿¿PD42S4260, 424260 4 M-BIT DYNAMIC RAM 256 K-WORD BY 16-BIT, FAST PAGE MODE, BYTE READ/WRITE MODE Description The /¿PD42S4260,424260 are 262,144 words by 16 bits dynamic CMOS RAMs. The fast page mode and byte read/write mode capability realize high speed access and low power consumption.
|
OCR Scan
|
PDF
|
uPD42S4260
uPD424260
16-BIT,
PD42S4260
44-pin
40-pin
PD42S4260-70,
/iPD42S
VP15-207-2
MPD424260
424260-70 nec japan
|
ES-45714-001
Abstract: VERTICAL IC LA 7840 714-3004 ic la 7840
Text: no te 1 . ; HOUSING M ATL: LCP, U L94V - 0, COLOR B LA C K T E R M IN A L M ATL: CO PPER A L L O Y FINISH: S E L E C T GOLD: 30 N.I. NIN IN CO N TACT A R E A S E L E C T TIN: 150 N.I. NIN IN S O LD E R A R E A O V E R A L L NICKEL U N D E R P L A T E . PRO DUCT SPECIRICATION:
|
OCR Scan
|
PDF
|
PS-45719-001.
ES-45714-001.
PS-45719-001
SD-457K-001_
ES-45714-001
VERTICAL IC LA 7840
714-3004
ic la 7840
|
sm 0038 PIN DIAGRAM
Abstract: SMH63VN392M22X40T2 SMH450
Text: SMH Series a Snap Mount • Large Capacitance ■ High CV ■ High Ripple ■ +85°C Maximum Temperature The SMH series capacitors are the standard 85°C, large capacitance, snap-in capacitors from United Chem-Con. The load life for the SMH series is 2,000 hours at 85°C with the rated ripple current
|
OCR Scan
|
PDF
|
SMH16VN223M30X30
SMH63VN103M35X40
120Hz)
SMH200VN471M25X30
SMH400VN221M30X35
sm 0038 PIN DIAGRAM
SMH63VN392M22X40T2
SMH450
|
|
uPD4265160
Abstract: No abstract text available
Text: PRELIMINARY DATA SHEET NEC MOS INTEGRATED CIRCUIT ¿¿PD4264160, 4265160 64 M-BIT DYNAMIC RAM 4 M-WORD BY 16-BIT, FAST PAGE MODE D escrip tio n The /iPD4264160,4265160 are 4,194,304 words by 16 bits dynamic CMOS RAMs. The fast page mode capability realize high speed access and low power consumption.
|
OCR Scan
|
PDF
|
uPD4264160
uPD4265160
16-BIT,
/iPD4264160
50-pin
/iPD4264160-A50
PD4265160-A50
/xPD4264160-A60
/jPD4265160-A60
juPD4264160-A70
|
Untitled
Abstract: No abstract text available
Text: ADE-203-186A Z i HM5241605 Series 131,072-word x 16-bit x 2-bank Synchronous Dynamic RAM H IT A C H I All inputs and outputs are referred to the rising edge of the clock input. The HMS241605 is offered in 2 banks for improved performance. 3.3 V Power supply
|
OCR Scan
|
PDF
|
ADE-203-186A
HM5241605
072-word
16-bit
HMS241605
Hz/57
Hz/50
4inb203
|
W777777
Abstract: No abstract text available
Text: JUN 1 2 1992 Ijr‘ VITEUC V52C8128 MULTIPORT VIDEO RAM WITH 128KX8 DRAM AND 256 X 8 SAM HIGH PERFORMANCE V52C8128 80 10 Max. RAS Access Time, tRAc 80 ns 100 ns Max. CAS Access Time, (tcAc) 25 ns 25 ns Max. Column Address Access Time, (t^ ) 45 ns 50 ns Min. Fast Page Mode Cycle Time, (tpc)
|
OCR Scan
|
PDF
|
V52C8128
128KX8
W777777
|
Untitled
Abstract: No abstract text available
Text: M OSEL VITELIC V54C365164VB HIGH PERFORMANCE 143/133/125 MHz 3.3 V 0 L T 4 M X 16 SYNCHRONOUS DRAM 4 BANKS X 1Mbit X 16 PRELIMINARY 7 75 8PC 8 System Frequency fCK 143 MHz 133 MHz 125 MHz 125 MHz Clock Cycle Tim e (tcK 3 ) 7 ns 7.5 ns 8 ns 8 ns Clock Access Tim e (tAC3) CAS Latency = 3
|
OCR Scan
|
PDF
|
V54C365164VB
54-Pin
V54C365164VB
|
5380A
Abstract: No abstract text available
Text: L5380/L53C80 CMOS SCSI Bus Controller FEATURES DESCRIPTION □ Asynchronous Transfer Rrate U p to 4 M bytes/sec □ R n and Functionally Com patible w ith NCR5380, but 2.5x Faster □ Low Pow er C M O S Technology □ On-Chip SC SI Bus D rivers □ Supports A rbitration, Selection/
|
OCR Scan
|
PDF
|
NCR5380,
40/48-pin
44-pin
L5380/L53C80
L5380/L53C80
L53C80PC4
5380A
|
v52c4258
Abstract: No abstract text available
Text: M O S E L VTTEUC V52C4258 MULTIPORT VIDEO RAM WITH 256K X 4 DRAM AND 512 X 4 SAM HIGH PERFORMANCE V52C4258 Max. RAS Access Time, I rac 60 70 80 10 60 ns 70 ns 80 ns 100 ns 25 ns Max. CAS Access Time, Ocac ) 15 ns 20 ns 25 ns Max. Column Address Access Time, Paa )
|
OCR Scan
|
PDF
|
V52C4258
V52C4258
|
PD42S18160
Abstract: ic321 b4H7525
Text: DATA SHEET NEC MOS INTEGRATED CIRCUIT /¿ P D 4 2 S 1 8 1 6 0 L , 4 2 1 8 1 6 0 L 3.3 V OPERATION 16 M-BIT DYNAMIC RAM 1 M-WORD BY 16-BIT, FAST PAGE MODE, BYTE READ/WRITE MODE Description The ¿¿PD42S18160L, 4218160L are 1,048,576 words by 16 bits CMOS dynamic RAMs. The fast page mode
|
OCR Scan
|
PDF
|
16-BIT,
uPD42S18160L
uPD4218160L
PD42S18160L
50-pin
42-pin
PD42S18160L-A70,
4218160L-A70
VP15-207-2
b4275ES
PD42S18160
ic321
b4H7525
|
Untitled
Abstract: No abstract text available
Text: HM5216165 Series 524,288-word x 16-bit x 2-bank Synchronous Dynamic RA M HITACHI ADE-203-280 A (Z) Preliminary Rev. 0.1 Oct. 20,1995 Description A ll inputs and outputs are referred to the rising edge of the clock input. The HM5216165 is offered in 2 banks for improved performance.
|
OCR Scan
|
PDF
|
HM5216165
288-word
16-bit
ADE-203-280
Hz/83
Hz/66
GG27bb2
HM5216165TT
|
HS108
Abstract: HS-108 ltls SI03 SI05 vp77 Mos Electronics
Text: •% jUK i * ^ VITELIC V52C8126 MULTIPORT VIDEO RAM WITH 128K X 8 DRAM AND 256 X 8 SAM HIGH PERFORMANCE V52C8126 80 10 Max. RAS Access Time, tRAC 80 ns 100 ns Max. CAS Access Time, (tcAC) 25 ns 25 ns Max. Column Address Access Time, (t*) 45 ns 50 ns Min. Fast Page Mode Cycle Time, (tPC)
|
OCR Scan
|
PDF
|
V52C8126
V52C8126
HS108
HS-108
ltls
SI03
SI05
vp77
Mos Electronics
|
Untitled
Abstract: No abstract text available
Text: NS16C552 National Semiconductor NS16C552 Dual Universal Asynchronous Receiver/Transmitter with FIFOs! General Description Features The NS16C552 is a dual version of the NS16550AF Univer sal Asynchronous Receiver/Transmitter UART . The two serial channels are completely independent except for a
|
OCR Scan
|
PDF
|
NS16C552
NS16C552
NS16550AF
NS16450*
|