DN74LS10 Search Results
DN74LS10 Price and Stock
DN74LS10 Datasheets (13)
Part | ECAD Model | Manufacturer | Description | Curated | Datasheet Type | |
---|---|---|---|---|---|---|
DN74LS107D |
![]() |
Dual J-K Flip-Flops | Scan | |||
DN74LS107N |
![]() |
Dual J-K Flip-Flops | Scan | |||
DN74LS107P |
![]() |
Dual J-K Flip-Flops | Scan | |||
DN74LS107S |
![]() |
Dual J-K Flip-Flops | Scan | |||
DN74LS107S |
![]() |
Dual J-K Flip-Flops | Scan | |||
DN74LS109D |
![]() |
Dual J-K Positive Edge-Triggered Flip-Flops (with Set and Reset) | Scan | |||
DN74LS109N |
![]() |
Dual J-K Positive Edge Triggered Flip-Flops (with Set and Reset) | Scan | |||
DN74LS109P |
![]() |
Dual J-K Positive Edge-Triggered Flip-Flops (with Set and Reset) | Scan | |||
DN74LS109S |
![]() |
Dual J-K Positive Edge Triggered Flip-Flops (with Set and Reset) | Scan | |||
DN74LS10N |
![]() |
Triple 3-Input Positive NAND Gate | Scan | |||
DN74LS10N |
![]() |
Triple 3-input Positive NAND Gates | Scan | |||
DN74LS10S |
![]() |
Triple 3-Input Positive NAND Gate | Scan | |||
DN74LS10S |
![]() |
Triple 3-input Positive NAND Gates | Scan |
DN74LS10 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
DN74LS10
Abstract: MA161
|
OCR Scan |
DN74LS DN74LS10 DN74LS10 14-pin SO-14D) MA161. MA161 | |
DN74LS109
Abstract: MA161 j-k flip flop clock toggle
|
OCR Scan |
DN74LS DN74LS109 DN74LS109 16-pin MA161. MA161 j-k flip flop clock toggle | |
DN74LS10
Abstract: MA161
|
OCR Scan |
DN74LS DN74LS10 DN74LS10 14-pin SO-14D) MA161. MA161 | |
Contextual Info: LS TTL DN74LS Series DN74LS107 DN74LS107 ^7^10 7 Dual J-K F lip -F lo p s with Reset • Description P-1 D N 7 4 L S 1 0 7 c o n ta in s tw o negative-edge trig g ered J-K flip flo p c irc u its, each w ith in d e p e n d e n t clock-C P , J , K , and |
OCR Scan |
DN74LS DN74LS107 14-pin SO-14D) MA161. | |
Contextual Info: LS TTL DN74LS Series DN74LS107 DN74LS107 ^7<RSic>7 Dual J-K F lip -F lo p s with Reset • Description DN74LS107 contains two negative-edge triggered J-K flipflop circuits, each with independent clock-CP, J, K, and direct-coupled reset input terminals. ■ |
OCR Scan |
DN74LS DN74LS107 DN74LS107 MA161. | |
74LS109Contextual Info: LS TTL DN74LS Series DN74LS109 D N 7 4 L S 1 0 9 Dual J-K Positive Edge-Triggered Flip-Flops with Set and Reset P-2 • Description DN 74LS109 contains tw o positive-edge triggered J-K flipflop circuits, each w ith independent clock-CP, J, K, and direct-coupled set and reset input terminals. |
OCR Scan |
DN74LS DN74LS109 74LS109 16-pin Zwit-500 MA161 | |
Contextual Info: LS TTL DN74LS Series DN74LS109 D N 7 4 L S 1 0 9 Dual J-K Positive Edge-Triggered F lip-F lops with S et and Reset • Description P-2 D N74LS109 contains two positive-edge triggered J-K flipflop circuits, each w ith independent clock-CP, J, K, and direct-coupled set and reset input terminals. |
OCR Scan |
DN74LS DN74LS109 N74LS109 MA161 | |
DN74LS107
Abstract: MA161
|
OCR Scan |
DN74LS DN74LS107 DN74LS107 14-pin SO-14D) MA161. MA161 | |
jk flipflop
Abstract: DN74LS107 MA161
|
OCR Scan |
DN74LS DN74LS107 DN74LS107 14-pin SO-14D) MA161. jk flipflop MA161 | |
Contextual Info: I LS TTL DN74LS Series DN74LS10 DN74LS10 Triple 3 - input P ositive NAND Gates • Description D N 74LS10 contains three 3-input positive isolation NAND gate circuits. ■ Features • • • • Low pow er consum ption P^ = 6mW typical High speed ( tpd = 10ns typical) |
OCR Scan |
DN74LS DN74LS10 74LS10 14-pin SO-14D) MA161. | |
Contextual Info: DN74LS10 LS TTL DN74LS Series DN74LS10 t>i0 7<q-lSio T r ip le 3-input P o sitiv e NAND G ates • Description D N 7 4 L S 1 0 co n tain s three 3-in put p ositive iso latio n N A N D gate circuits. ■ Features • L ow p o w e r co n su m p tio n P d = 6mW ty p ic a l |
OCR Scan |
DN74LS10 DN74LS DN74LS10 14-pin SO-14D) | |
Contextual Info: LS TTL DN74LS Series DN74LS107 D N 7 4 LS 107 Dual J-K Flip-Flops with Reset • Description P-1 DN74LS107 contains two negative-edge triggered J-K flipflop circuits, each with independent clock-CP, J, K, and direct-coupled reset input terminals. ■ Features |
OCR Scan |
DN74LS DN74LS107 DN74LS107 14-pin MAI61. | |
DN74LS109
Abstract: MA161
|
OCR Scan |
DN74LS DN74LS109 DN74LS109 16-pin MA161. MA161 | |
Contextual Info: LS T T L DN74LS Series D N 7 4 L S 1 DN74LS109 9 Dual J-K Positive Edge-Triggered Flip-F lops with S et and Reset • Description P-2 DN74LS109 contains two positive-edge triggered J-K flip flop circuits, each with independent clock-CP, J, K, and direct-coupled set and reset input terminals. |
OCR Scan |
DN74LS DN74LS109 16-pin MA161. | |
|
|||
an6512n
Abstract: mn1225 MN1280 mn6520 MN6130 MN1201A MN6147C MN12C261D MN12C201D MN3107
|
OCR Scan |
MN115P MN116P MN1201A MN1201M MN1201S MN1202M MN1204A MN1204B MN1204E MN1204F an6512n mn1225 MN1280 mn6520 MN6130 MN6147C MN12C261D MN12C201D MN3107 | |
MN1280
Abstract: AN6512 MN15814 MN15245 2Sb1163a mn158413 AN7210 AN7226 MN15287 MN15283
|
OCR Scan |
MN1380 MN13801 MN13802 MN1381 MN13811 MN13812 MN1382 MN13821 MN13822 MN1544 MN1280 AN6512 MN15814 MN15245 2Sb1163a mn158413 AN7210 AN7226 MN15287 MN15283 | |
MN1873287
Abstract: an6512n 2sk3190 MN171202 mn158413 mn15142 mn187164 mn6740 AN7210 MN15283
|
Original |
MN101C01C MN15224 MN101C01D MN15226 MN101C027 MN15261 MN101C03A MN101C38A MN15263 MN101C06D MN1873287 an6512n 2sk3190 MN171202 mn158413 mn15142 mn187164 mn6740 AN7210 MN15283 |