Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    74LS109 Search Results

    74LS109 Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    SN74LS109ADR
    Texas Instruments Dual J-K Positive-Edge-Triggered Flip-Flops With Clear and Preset 16-SOIC 0 to 70 Visit Texas Instruments
    SN74LS109AD
    Texas Instruments Dual J-K Positive-Edge-Triggered Flip-Flops With Clear and Preset 16-SOIC 0 to 70 Visit Texas Instruments Buy
    SN74LS109ANE4
    Texas Instruments Dual J-K Positive-Edge-Triggered Flip-Flops With Clear and Preset 16-PDIP 0 to 70 Visit Texas Instruments Buy
    SN74LS109ANSR
    Texas Instruments Dual J-K Positive-Edge-Triggered Flip-Flops With Clear and Preset 16-SO 0 to 70 Visit Texas Instruments Buy
    SN74LS109AN
    Texas Instruments Dual J-K Positive-Edge-Triggered Flip-Flops With Clear and Preset 16-PDIP 0 to 70 Visit Texas Instruments Buy
    SF Impression Pixel

    74LS109 Price and Stock

    Texas Instruments SN74LS109ANSR

    IC FF JK TYPE DOUBLE 1BIT 16-SO
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey () SN74LS109ANSR Digi-Reel 1,836 1
    • 1 $1.64
    • 10 $1.198
    • 100 $0.968
    • 1000 $0.89658
    • 10000 $0.89658
    Buy Now
    SN74LS109ANSR Cut Tape 1,836 1
    • 1 $1.64
    • 10 $1.198
    • 100 $0.968
    • 1000 $0.89658
    • 10000 $0.89658
    Buy Now
    Mouser Electronics SN74LS109ANSR
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 $0.804
    Get Quote
    Rochester Electronics SN74LS109ANSR 20,000 1
    • 1 -
    • 10 -
    • 100 $0.9026
    • 1000 $0.7492
    • 10000 $0.6679
    Buy Now
    Vyrian SN74LS109ANSR 15,594
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote

    Rochester Electronics LLC SN74LS109AD

    IC FF JK TYPE DBL 1-BIT 16-SOIC
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey SN74LS109AD Bulk 297
    • 1 -
    • 10 -
    • 100 -
    • 1000 $1.01
    • 10000 $1.01
    Buy Now

    Texas Instruments SN74LS109AD

    IC FF JK TYPE DBL 1-BIT 16-SOIC
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey SN74LS109AD Tube
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now
    Rochester Electronics SN74LS109AD 27,302 1
    • 1 -
    • 10 -
    • 100 $0.9737
    • 1000 $0.8082
    • 10000 $0.7205
    Buy Now
    Vyrian SN74LS109AD 19,429
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Get Quote

    onsemi DM74LS109AN

    IC FF JK TYPE DBL 1-BIT 16-PDIP
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey DM74LS109AN Tube 25
    • 1 -
    • 10 -
    • 100 $0.5324
    • 1000 $0.5324
    • 10000 $0.5324
    Buy Now

    Rochester Electronics LLC SN74LS109ADR

    IC FF JK TYPE DBL 1-BIT 16-SOIC
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey SN74LS109ADR Bulk 400
    • 1 -
    • 10 -
    • 100 -
    • 1000 $0.75
    • 10000 $0.75
    Buy Now

    74LS109 Datasheets (9)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    74LS109
    Fairchild Semiconductor Full Line Condensed Catalogue 1977 Scan PDF
    74LS109
    Raytheon Dual J-K Posilive-Edge-Triggered Flip-Flop Scan PDF
    74LS109
    Signetics Integrated Circuits Catalogue 1978/79 Scan PDF
    74LS109A
    Signetics Dual J-K Positive Edge-Triggered Flip-Flop Scan PDF
    74LS109A
    Signetics Flip-Flops Scan PDF
    74LS109C
    Unknown TTL Data Book 1980 Scan PDF
    74LS109DC
    Fairchild Semiconductor Dual JK Positive Edge Triggered Flip-Flop Scan PDF
    74LS109FC
    Fairchild Semiconductor Dual JK Positive Edge Triggered Flip-Flop Scan PDF
    74LS109PC
    Fairchild Semiconductor Dual JK Positive Edge Triggered Flip-Flop Scan PDF

    74LS109 Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    CI 7474

    Abstract: CI 7473 ci 7476 7474 D latch CI 74LS76 CI 74107 TTL 74ls76 fairchild 9024 ci 74LS74 74ls107
    Contextual Info: FAIRCHILD LOGIC/CONNECTION DIAGRAMS DIGITAL -TTL MASTER/SLAVE EDGE-TRIGGERED D55 9020 D60 9024, 54/74109, 54S/74S109, 54LS/74LS109 ui 9 D UJ 5 -=pi (3 J Q 2 — J SD 0 CP Z o (3 11 4 K Ä 0 Co “LT in > _6 12 CP 3 -0 14 K Co ° 7 o-i- CP 13 —c K Cd °


    OCR Scan
    54S/74S109, 54LS/74LS109 54H/74H74, 54S/74S74, 54LS/74LS74 54H/74H73, 54LS/74LS279 93L14 54LS/74LS196 54LS/74LS197 CI 7474 CI 7473 ci 7476 7474 D latch CI 74LS76 CI 74107 TTL 74ls76 fairchild 9024 ci 74LS74 74ls107 PDF

    74LS109PC

    Contextual Info: 109 C O N N E C T IO N D IA G R A M PINOUT A /54S /74S 109 v o4LS/74LS109 DUAL JK POSITIVE EDGE-TRIGGERED FLIP-FLOP D E S C R IP T IO N — The '109 consists of tw o high speed, com pletely indepen­ dent transition clocked J K flip-flops. The clocking operation is independent


    OCR Scan
    o4LS/74LS109 54/74S 54/74LS 74LS109PC PDF

    74LS109A

    Abstract: SN54/74LS109A truth table NOT gate 74
    Contextual Info: M M O T O R O L A SN54/74LS109A D E S C R IP T IO N — T h e S N 5 4 L S /7 4 L S 1 0 9 A c o n s is ts of tw o hig h speed c o m p le te ly in d e p e n d e n t tra n s itio n clo cked J K flip -flo p s . T he clo c k in g o p e ra tio n is in d e p e n d e n t o f rise and fa ll tim e s o f th e c lo c k w a v e fo rm . The


    OCR Scan
    SN54LS/74LS109A SN54/74LS109A Inp125 74LS109A SN54/74LS109A truth table NOT gate 74 PDF

    Contextual Info: M M O TO R O LA SN54/74LS109A D E S C R IP T IO N — The S N 5 4 L S /7 4 L S 10 9 A consists o f tw o high speed com pletely independent tra n sitio n clocked JK flip-flops. The clocking operation is independent of rise and fa ll tim es o f th e d o c k w aveform . The


    OCR Scan
    SN54/74LS109A PDF

    74LS109

    Contextual Info: LS TTL DN74LS Series 74LS109 D N 7 4 L S 1 0 9 Dual J-K Positive Edge-Triggered Flip-Flops with Set and Reset P-2 • Description DN 74LS109 contains tw o positive-edge triggered J-K flipflop circuits, each w ith independent clock-CP, J, K, and direct-coupled set and reset input terminals.


    OCR Scan
    DN74LS DN74LS109 74LS109 16-pin Zwit-500 MA161 PDF

    Contextual Info: GD54/74LS109A DUAL POSITIVE-EDGE- TRIGGERED J-K FLIP-FLOPS Feature Pin Configuration • Positive Edge-Triggering • Direct Set and reset inputs • J and K inputs • Q and Q outputs Vcc CLR2 J2 K2 C LK 2 PR2 Q2 QS R RRRFI R HR y Description This device contains two independent positiveedge-triggered J-K flip-flops with complementary out­


    OCR Scan
    GD54/74LS109A PDF

    74ls109

    Contextual Info: MOTOROLA SN54/74LS109A DUAL JK POSITIVE EDGE-TRIGGERED FLIP-FLOP T h e S N 5 4 /7 4 L S 1 0 9 A c o n sists of tw o high sp e e d c o m p le te ly in d e p e n d e n t tra n s itio n clo cke d JK flip -flo p s. T h e c lo c k in g o p e ra tio n is in d e p e n d e n t o f rise


    OCR Scan
    SN54/74LS109A 751B-03 74ls109 PDF

    TTL 74ls74

    Abstract: 74ls74 CI 7473 TTL 7474 7476 JK ttl 7474 14 PIN Jk 7476 7474 PIN DIAGRAM pin diagram 7474 7474 16 PIN
    Contextual Info: FAIRCHILD LOGIC/CONNECTION DIAGRAMS DIGITAL -TTL MASTER/SLAVE EDGE-TRIGGERED D55 9020 D60 9024, 54/74109, 54S/74S109, 54LS/74LS109 5 ui 9 D UJ -=pi (3 J Q 2 — J SD 0 CP Z o (3 4 K Ä Co “LT in > </> O a 3 -0 K Co ° I- 3 a. I- 3 O 4-0 Co ? 15 D61 54/7474, 54H/74H74,


    OCR Scan
    54S/74S109, 54LS/74LS109 54H/74H74, 54S/74S74, 54LS/74LS74 54H/74H73, 54H/74H73 54H/74H103 54S/74S113 54LS/74LS113 TTL 74ls74 74ls74 CI 7473 TTL 7474 7476 JK ttl 7474 14 PIN Jk 7476 7474 PIN DIAGRAM pin diagram 7474 7474 16 PIN PDF

    74LSOO

    Abstract: HD74LS109A
    Contextual Info: H D 74LS109A . Dual J-K Positive-edge-triggered Flip-Flops with Preset and Clear IP IN ARRANGEMENT •REC O M M EN D ED OPERATING CONDITIONS S ym bol Item fr o c k C lock fre q u e n c y C lo c k High P u ls e w idth S r'.v lo w “ H " D a ta S e tu p tim e


    OCR Scan
    HD74LS109A. QQ14CI14 DG-14 06max 20-IU8 OG-16 DG-24 74LSOO HD74LS109A PDF

    SN54/74LS109A

    Abstract: 751B-03 truth table NOT gate 74 74LS109A SN54LSXXXJ SN74LSXXXD SN74LSXXXN 74ls109
    Contextual Info: SN54/74LS109A DUAL JK POSITIVE EDGE-TRIGGERED FLIP-FLOP The SN54/ 74LS109A consists of two high speed completely independent transition clocked JK flip-flops. The clocking operation is independent of rise and fall times of the clock waveform. The JK design allows operation as a D


    Original
    SN54/74LS109A 74LS109A 751B-03 SN54/74LS109A 751B-03 truth table NOT gate 74 SN54LSXXXJ SN74LSXXXD SN74LSXXXN 74ls109 PDF

    TTL 74ls74

    Abstract: 7474 14 PIN 74ls76 7476 ttl ttl 74ls109 74LS107 74LS73 74ls74 TTL 74ls76 74LS109
    Contextual Info: FAIRCHILD LOGIC/CONNECTION DIAGRAMS DIGITAL -TTL M A S T E R /S LA V E E D G E -T R IG G E R E D D55 9020 D60 9024, 54/74109, 54S/74S109, 54LS/74LS109 ui 9 D UJ 5 -=pi J Q (3 CP o K Z 2 — J SD 0 _6 Co (3 “LT in > z o Q J CP I- 3 a. 3 O So J - Ö K 4-0


    OCR Scan
    54S/74S109, 54LS/74LS109 54H/74H74, 54S/74S74, 54LS/74LS74 54H/74H73, 54L15 TTL 74ls74 7474 14 PIN 74ls76 7476 ttl ttl 74ls109 74LS107 74LS73 74ls74 TTL 74ls76 74LS109 PDF

    RS flip flop IC

    Abstract: M74LS109AP T flip flop pin configuration Toggle flip flop IC JK flip flop IC 20-PIN toggle type flip flop ic
    Contextual Info: MITSUBISHI LSTTLs M 74LS109AP DUAL J-K POSITIVE EDGE-TRIGGERED FLIP FLO P WITH S E T AND R ESE T DESCRIPTION PIN C O NFIG URATIO N TOP V IEW The 74LS109AP is a semiconductor integrated circuit containing 2 J-K positive edge-triggered flip-flop circuits


    OCR Scan
    M74LS109AP M74LS109AP 16-PIN 20-PIN RS flip flop IC T flip flop pin configuration Toggle flip flop IC JK flip flop IC toggle type flip flop ic PDF

    74LS109A

    Abstract: SN54/74LS109A SN54LSXXXJ SN74LSXXXD SN74LSXXXN 751B-03
    Contextual Info: SN54/74LS109A DUAL JK POSITIVE EDGE-TRIGGERED FLIP-FLOP The SN54 / 74LS109A consists of two high speed completely independent transition clocked JK flip-flops. The clocking operation is independent of rise and fall times of the clock waveform. The JK design allows operation as a D


    Original
    SN54/74LS109A 74LS109A 751B-03 SN54/74LS109A SN54LSXXXJ SN74LSXXXD SN74LSXXXN 751B-03 PDF

    74LS109AP

    Abstract: M74LS109 flip flop RS M74LS109AP
    Contextual Info: MITSUBISHI LSTTLs M 74LS109A P DUAL J-K P O S IT IV E EDGE-TRIGGERED F L IP FLOP W IT H SET AND RESET DESCRIPTION PIN CONFIGURATION TOP VIEW The 74LS109AP is a semiconductor integrated circu it containing 2 J-K positive edge-triggered flip -flo p circuits


    OCR Scan
    74LS109A M74LS109AP b2LHfl27 0013Sbl 14-PIN 16-PIN 20-PIN 74LS109AP M74LS109 flip flop RS PDF

    74LSOO

    Abstract: 1S2074 HD74LS109A HD74LS109
    Contextual Info: H D 74LS109A . Dual J-K Positive-edge-triggered Flip-Flops with Preset and Clear IP IN ARRANGEMENT •REC O M M EN D ED OPERATING CONDITIONS S ym bol Item fro c k C lock fre q u e n c y C lo c k High P u ls e w idth Sr.*.v* low “ H " D a ta S e tu p tim e


    OCR Scan
    HD74LS109A. QQ14CI14 DG-14 06max 20-IU8 OG-16 DG-24 74LSOO 1S2074 HD74LS109A HD74LS109 PDF

    pin diagram of 74109

    Abstract: 74109 74109 dual JK PIN CONFIGURATION 74109 TTL 74109 1N3064 1N916 74LS 74LS109 74LS109A
    Contextual Info: 74109, LS109A Signetics Flip-Flops Dual J-K Positive Edge-Triggered Flip-Flop Product Specification Logic Products TYPICAL f MAX TYPICAL SUPPLY CURRENT TOTAL 74109 33MHz 9mA 74LS109A 33MHz 4mA DESCRIPTION The '109 is dual positive edge-triggered JK-type flip-flop featuring individual J, K,


    OCR Scan
    LS109A 1N916, 1N3064, 500ns pin diagram of 74109 74109 74109 dual JK PIN CONFIGURATION 74109 TTL 74109 1N3064 1N916 74LS 74LS109 74LS109A PDF

    74LS109D

    Abstract: 4151 cp IR 9024 74LS109PC 74S109
    Contextual Info: I 1 NATIONAL SEMICOND -CLOGIO OSE D 1 5 0 1 1 5 2 □Dt,37flS 1 | T~ ¥ 6 - 0 7 - 0 7 109 C O N N E C T IO N D IA G R A M P IN O U T A 54S/74S109 54LS/74LS109 DUAL JK POSITIVE EDGE-TRIGGERED FLIP-FLOP D E S C R IP T IO N — T he ’109 co n sists of two high speed, com pletely indepen­


    OCR Scan
    37flS 54S/74S109 54LS/74LS109 54/74S 54/74LS 74LS109D 4151 cp IR 9024 74LS109PC 74S109 PDF

    Contextual Info: -T C 7 4 H C 1 9 A P / A F / A F N D U A L J - K F L I P - F L O P W I T H PRESET A N D C L E A R T he TC74HC109A is a hig h speed CMOS J - K F L IP F L O P


    OCR Scan
    TC74HC109A TC74HC109AP/AF/AFN PDF

    ttl 74ls109

    Abstract: 74LS109
    Contextual Info: SANYO SEM ICONDUCTOR CORP S3E ] Ordering number: EN 3897 7 T ì7 0 7 b D D 1G S 3S 7ÔE » T S A J T - HC- 0 7 - 0 7 MLC74HC109 i i SAW O CMOS High-Speed S tandard Logic Dual J-K Flip-Flop w ith Set and Reset F e a tu re s • Dual J-K flip-flop/Falling-edge triggered clock input/Active-Low reset input.


    OCR Scan
    MLC74HC109 MLC74HC109 74LS109) ttl 74ls109 74LS109 PDF

    Contextual Info: TOSHIBA TC74HC109AP/AF/AFN Dual J-R Flip-Flop with Preset and Clear The TC74HC109A is a high speed CMOS DUAL J-FTFUPFLOP fabricated with silicon gate C2MOS technology. It achieves the high speed operation similar to equivalent LSTTL while maintaining the CMOS low power dissipation.


    OCR Scan
    TC74HC109AP/AF/AFN TC74HC109A 63MHz TC74HC/HCT PDF

    16PIN

    Abstract: 74LS109 TC74HC109AF TC74HC109AFN TC74HC109AP
    Contextual Info: TOSHIBA TC74HC109AP/AF/AFN TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC TC74HC109AP, TC74HC109AF, TC74HC109AFN Note The JEDEC SOP (FN) is not available in DUAL J - K FLIP-FLOP WITH PRESET AND CLEAR Japan The TC74HC109A is a high speed CMOS J - K FLIP FLOP


    OCR Scan
    TC74HC109AP/AF/AFN TC74HC109AP, TC74HC109AF, TC74HC109AFN TC74HC109A 16PIN DIP16-P-300-2 75MAX 735TYP 74LS109 TC74HC109AF TC74HC109AFN TC74HC109AP PDF

    Contextual Info: 5QE D 44^503 G01341Q 5 HITACHI/ L0GIC/ARRAYS/MÉÎ1 0 H IT A C H I S e p t e m b e r , 1985 CMOS GATE ARRAYS i HD61 SERIES DESIGNER'S MANUAL AND PRODUCT SPECIFICATION HITACHI/ LOGIC/ARR'A YS/MEM SQE D • 4 4TLS03 0G13411 4 T -42-11-09 CMOS GATE ARRAYS HD61 SERIES


    OCR Scan
    G01341Q 4TLS03 0G13411 HD14070B 1407IB HD14556B HD14558B HD14560B HD14562B HD14072B PDF

    transistor NEC K2500

    Abstract: nec k2500 NEC K2500 Transistor component NEC K2500 mosfet CD4558 cq met t3.15A 250V k2500 N-Channel MOSFET c5042f TO-92 78L05 voltage regulator pin configuration i ball 450 watt smps repairing
    Contextual Info: A merican Gaming and Electronics, Inc. represents over 200 vendors and carries thousands of items. This catalog is just a partial listing of our products. If for any reason, you do not see the item s you are searching for, please call your local sales representative. The sales


    Original
    PDF

    MH1SS1

    Abstract: TESLA mh 7400 MH 7404 mh 7400 tesla cdb 838 tda 7851 L 741PC TDB0124DP tda 4100 TDA 7851 A
    Contextual Info: m ö lk ^ o e le l-c te n a n il-c Information Applikation RGW Typenübersicht Vergleich Teil 2: RGW M iM U Z A U l KÉD lnrüÖC=SraO Information Applikation HEFT 50 RGW Typenübersicht + Vergleich Teil 2: RGW wob Halbleiterwerk Frankfurt /oder bt r iab im v«b kombinat mikrootektronik


    OCR Scan
    PDF