Untitled
Abstract: No abstract text available
Text: CY7C1069DV33 16-Mbit 2 M x 8 Static RAM 16-Mbit (2 M × 8) Static RAM Functional Description Features • High speed ❐ tAA = 10 ns The CY7C1069DV33 is a high performance CMOS Static RAM organized as 2,097,152 words by 8 bits. ■ Low active power ❐ ICC = 175 mA at 100 MHz
|
Original
|
PDF
|
CY7C1069DV33
16-Mbit
CY7C1069DV33
|
CY62167DV18L-55
Abstract: CY62167DV18LL-55 CY62167DV18
Text: CY62167DV18 MoBL2 PRELIMINARY 16M 1024K x 16 Static RAM Features • Very high speed: 55 ns and 70 ns • Voltage range: 1.65V to 1.95V • Ultra-low active power — Typical active current: 1.5 mA @ f = 1 MHz — Typical active current: 15 mA @ f = fMAX
|
Original
|
PDF
|
CY62167DV18
1024K
I/O15)
CY62167DV18MoBL2TM
CY62167DV18L-55
CY62167DV18LL-55
CY62167DV18
|
CY62167DV30L-55ZI
Abstract: CY62167DV30
Text: CY62167DV30 MoBL 16-Mbit 1M x 16 Static RAM Features reduces power consumption by 99% when addresses are not toggling. The device can also be put into standby mode when deselected (CE1 HIGH or CE2 LOW or both BHE and BLE are HIGH). The input/output pins (I/O0 through I/O15) are placed
|
Original
|
PDF
|
CY62167DV30
16-Mbit
I/O15)
CY62167DV30
48-lead
BV48A
BV48B
CY62167DV30L-55ZI
|
Untitled
Abstract: No abstract text available
Text: CY62167DV18 MoBL2 PRELIMINARY 16M 1024K x 16 Static RAM Features • Very high speed: 55 ns and 70 ns • Voltage range: 1.65V to 1.95V • Ultra-low active power — Typical active current: 1.5 mA @ f = 1 MHz — Typical active current: 15 mA @ f = fMAX
|
Original
|
PDF
|
CY62167DV18
1024K
I/O15)
CY62167DV18MoBL2TM
|
Untitled
Abstract: No abstract text available
Text: CY62168DV30 MoBL 16-Mbit 2048K x 8 Static RAM Features power consumption by more than 99% when deselected Chip Enable 1 (CE 1) HIGH or Chip Enable 2 (CE2) LOW . The input/output pins (I/O0 through I/O7) are placed in a high-impedance state when: deselected Chip Enable 1 (CE1)
|
Original
|
PDF
|
CY62168DV30
16-Mbit
2048K
48-ball
|
Untitled
Abstract: No abstract text available
Text: CY7C1069DV33 16-Mbit 2 M x 8 Static RAM 16-Mbit (2 M × 8) Static RAM Features Functional Description • High speed ❐ tAA = 10 ns The CY7C1069DV33 is a high performance CMOS Static RAM organized as 2,097,152 words by 8 bits. ■ Low active power ❐ ICC = 175 mA at 100 MHz
|
Original
|
PDF
|
CY7C1069DV33
16-Mbit
CY7C1069DV33
|
Untitled
Abstract: No abstract text available
Text: CY62167DV30 MoBL 16-Mbit 1 M x 16 Static RAM Features • Thin small outline package (TSOP-I) configurable as 1 M × 16 or as 2 M × 8 SRAM ■ Wide voltage range: 2.2 V – 3.6 V ■ Ultra-low active power: Typical active current: 2 mA at f = 1 MHz ■
|
Original
|
PDF
|
CY62167DV30
16-Mbit
|
Untitled
Abstract: No abstract text available
Text: CY7C1061DV33 16-Mbit 1 M x 16 Static RAM 16-Mbit (1 M × 16) Static RAM Features Functional Description • High speed ❐ tAA = 10 ns The CY7C1061DV33 is a high performance CMOS Static RAM organized as 1,048,576 words by 16 bits. ■ Low active power ❐ ICC = 175 mA at 100 MHz
|
Original
|
PDF
|
CY7C1061DV33
16-Mbit
CY7C1061DV33
I/O15)
|
Untitled
Abstract: No abstract text available
Text: MoBL CY62168DV30 PRELIMINARY 16M 2048K x 8 Static RAM Features power consumption by more than 99% when deselected Chip Enable 1 (CE1) HIGH or Chip Enable 2 (CE2) LOW . The input/output pins (I/O0 through I/O7) are placed in a high-impedance state when: deselected Chip Enable 1 (CE1)
|
Original
|
PDF
|
CY62168DV30
2048K
48-ball
CY62168DV30
|
CY62167DV20
Abstract: CY62167DV20L CY62167DV20LL
Text: CY62167DV20 MoBL2 16-Mb 1024K x 16 Static RAM Features toggling. The device can be put into standby mode reducing power consumption by more than 99% when deselected Chip Enable 1 (CE1) HIGH or Chip Enable 2 (CE2) LOW or both BHE and BLE are HIGH. The input/output pins (I/O0 through
|
Original
|
PDF
|
CY62167DV20
16-Mb
1024K
I/O15)
CY62167DV20
BV48B
CY62167DV20L
CY62167DV20LL
|
CY62167DV30L-55ZI
Abstract: CY62167DV30
Text: CY62167DV30 MoBL 16-Mb 1M x 16 Static RAM Features reduces power consumption by 99% when addresses are not toggling. The device can also be put into standby mode when deselected (CE1 HIGH or CE2 LOW or both BHE and BLE are HIGH). The input/output pins (I/O0 through I/O15) are placed
|
Original
|
PDF
|
CY62167DV30
16-Mb
I/O15)
CY62167DV30
CY62167DV30L-55ZI
|
Untitled
Abstract: No abstract text available
Text: CY62167DV30 MoBL PRELIMINARY 16M 1024K x 16 Static RAM Features • Very high speed: 55 ns and 70 ns • Wide voltage range: 2.2V to 3.6V • Ultra-low active power — Typical active current: 2 mA @ f = 1 MHz — Typical active current: 15 mA @ f = fMAX
|
Original
|
PDF
|
CY62167DV30
1024K
I/O15)
CY62167DV30
|
CY7C1061DV33-10BV1XI
Abstract: cy7c1061dv33 10bv BV1X BVJ 47
Text: CY7C1061DV33 16-Mbit 1 M x 16 Static RAM 16-Mbit (1 M × 16) Static RAM Features Functional Description • High speed ❐ tAA = 10 ns The CY7C1061DV33 is a high performance CMOS Static RAM organized as 1,048,576 words by 16 bits. ■ Low active power ❐ ICC = 175 mA at 100 MHz
|
Original
|
PDF
|
CY7C1061DV33
16-Mbit
CY7C1061DV33
I/O15)
727-CY7C1061DV3310ZS
CY7C1061DV33-10ZSXI
CY7C1061DV33-10BV1XI
10bv
BV1X
BVJ 47
|
BVJ 47
Abstract: CY7C1061DV33-10BV1XI CY7C1061
Text: CY7C1061DV33 16-Mbit 1 M x 16 Static RAM 16-Mbit (1 M × 16) Static RAM Features Functional Description • High speed ❐ tAA = 10 ns The CY7C1061DV33 is a high performance CMOS Static RAM organized as 1,048,576 words by 16 bits. ■ Low active power ❐ ICC = 175 mA at 100 MHz
|
Original
|
PDF
|
CY7C1061DV33
16-Mbit
CY7C1061DV33
I/O15)
BVJ 47
CY7C1061DV33-10BV1XI
CY7C1061
|
|
Untitled
Abstract: No abstract text available
Text: CY62167DV30 MoBL PRELIMINARY 16M 1024K x 16 Static RAM Features • Very high speed: 55 ns and 70 ns • Wide voltage range: 2.2V to 3.6V • Ultra-low active power — Typical active current: 2 mA @ f = 1 MHz — Typical active current: 15 mA @ f = fMAX
|
Original
|
PDF
|
CY62167DV30
1024K
I/O15)
|
Untitled
Abstract: No abstract text available
Text: CY62168DV30 MoBL 16-Mbit 2 M x 8 Static RAM 16-Mbit (2 M × 8) Static RAM Features • Very high speed ❐ 55 ns ■ Wide voltage range ❐ 2.2 V–3.6 V ■ Ultra-low active power ❐ Typical active current: 2 mA at f = 1 MHz ❐ Typical active current: 15 mA at f = fMax (55 ns Speed)
|
Original
|
PDF
|
CY62168DV30
16-Mbit
|
Untitled
Abstract: No abstract text available
Text: CY62167DV30 MoBL 16-Mbit 1 M x 16 Static RAM 16-Mbit (1 M × 16) Static RAM Features automatic power-down feature that significantly reduces power consumption by 99% when addresses are not toggling. The device can also be put into standby mode when deselected (CE1
|
Original
|
PDF
|
CY62167DV30
16-Mbit
I/O15)
|
CY62167DV30
Abstract: CY62167DV30LL
Text: CY62167DV30 MoBL 16-Mbit 1 M x 16 Static RAM Features • Thin small outline package (TSOP-I) configurable as 1 M × 16 or as 2 M × 8 SRAM ■ Wide voltage range: 2.2 V – 3.6 V ■ Ultra-low active power: Typical active current: 2 mA at f = 1 MHz ■
|
Original
|
PDF
|
CY62167DV30
16-Mbit
CY62167DV30LL
|
CY62167DV30
Abstract: CY62167DV30LL
Text: CY62167DV30 MoBL 16 MB 1M x 16 Static RAM Features reduces power consumption by 99% when addresses are not toggling. The device can also be put into standby mode when deselected (CE1 HIGH or CE2 LOW or both BHE and BLE are HIGH). The input/output pins (I/O0 through I/O15) are placed
|
Original
|
PDF
|
CY62167DV30
I/O15)
CY62167DV30
CY62167DV30LL
|
MAX518
Abstract: No abstract text available
Text: PRELIMINARY CY62167DV20 16M 1024K x 16 Static RAM Features • Very high speed: 55 ns and 70 ns • Wide voltage range: 1.65V to 2.2V • Ultra-low active power — Typical active current: 1.5 mA @ f = 1 MHz — Typical active current: 18 mA @ f = fMAX • Ultra-low standby power
|
Original
|
PDF
|
CY62167DV20
1024K
I/O15)
CY62167DV20
MAX518
|
Untitled
Abstract: No abstract text available
Text: MoBL CY62168DV30 PRELIMINARY 16M 2048K x 8 Static RAM Features power consumption by more than 99% when deselected Chip Enable 1 (CE1) HIGH or Chip Enable 2 (CE2) LOW . The input/output pins (I/O0 through I/O7) are placed in a high-impedance state when: deselected Chip Enable 1 (CE1)
|
Original
|
PDF
|
CY62168DV30
2048K
48-ball
CY62168DV30
|
CY62167DV30
Abstract: CY62167DV30LL
Text: CY62167DV30 MoBL 16-Mbit 1M x 16 Static RAM Features • Thin small outline package (TSOP I) Configurable as 1M x 16 or as 2M x 8 SRAM ■ Wide voltage range: 2.2 V – 3.6 V ■ Ultra-low active power: Typical active current: 2 mA at f = 1 MHz ■ Ultra-low standby power
|
Original
|
PDF
|
CY62167DV30
16-Mbit
CY62167DV30LL
|
Untitled
Abstract: No abstract text available
Text: CY62167DV30 MoBL 16-Mbit 1 M x 16 Static RAM 16-Mbit (1 M × 16) Static RAM Features automatic power-down feature that significantly reduces power consumption by 99% when addresses are not toggling. The device can also be put into standby mode when deselected (CE1
|
Original
|
PDF
|
CY62167DV30
16-Mbit
I/O15)
|
CY62167DV20
Abstract: CY62167DV20L CY62167DV20LL 13149
Text: CY62167DV20 MoBL2 16-Mb 1024K x 16 Static RAM Features toggling. The device can be put into standby mode reducing power consumption by more than 99% when deselected Chip Enable 1 (CE1) HIGH or Chip Enable 2 (CE2) LOW or both BHE and BLE are HIGH. The input/output pins (I/O0 through
|
Original
|
PDF
|
CY62167DV20
16-Mb
1024K
I/O15)
CY62167DV20
BV48B
CY62167DV20L
CY62167DV20LL
13149
|