Untitled
Abstract: No abstract text available
Text: HITACHI/ LOeiC/ARRAYS/riEM TE HD74HC323 DË| ^ ^ 5 0 3 Oq i o m ö T 4 # 8-bit Universal Shift/Storage Register with 3-state Outputs This eight-bit universal register features m ultiplexed I/O ports to achieve fu ll eight b it data handling in a single 20*pin
|
OCR Scan
|
PDF
|
HD74HC323
HD74HC323
44TLED3
0D1D315
|
Untitled
Abstract: No abstract text available
Text: HB56T132D Series 1,048,576-word x 32-bit High Density Dynamic RAM Module HITACHI ADE-203Rev. 0.0 Dec. 1, 1995 Description The HB56T132D is a 1 M x 32 dynamic RAM Small Outline DIMM S. O. DIMM , mounted 8 pieces of 4Mbit DRAM (HM514400CTT/CLTT) sealed in TSOP package. An outline of the HB56T132D is 72-pin Zig
|
OCR Scan
|
PDF
|
HB56T132D
576-word
32-bit
ADE-203Rev.
HM514400CTT/CLTT)
72-pin
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ L O G I C / A R R A Y S / N E M IE dË | 44c]i3503 0 0 1 D 4 4 0 7 | 92D HD74HC192 HD74HC193 10 44 0 D T~ V S -2 3 -O f # Synchronous Up/Down Decade Counter Dual Clock Lines # Synchronous Up/Down 4-bit Binary Counter (Dual Clock Lines) PIN ARRANGEMENT
|
OCR Scan
|
PDF
|
HD74HC192
HD74HC193
HD74HC192
44TLED3
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ LO GI C / A R R A Y S / H E H 12 HD74HC4511 S Ë 1 441t.2G3 OOlO tl? 1 |' ' i BCD-to-Seven Segment Latch/Decqder/Driver 92D The HD74HC4511 provides the functions of a 4-bit storage 10617 D T - S / - 1 7 PIN ARRANGEMENT latch, a BCD-to-seven-segment decoder, and an output driver.
|
OCR Scan
|
PDF
|
HD74HC4511
HD74HC4511
44TLED3
0D1D315
T-90-20
|
HM530281
Abstract: HM530281TT-20 HM530281TT-25 HM530281TT-34 HM530281TT-45
Text: bl E D • H4Tb2D3 DD21S1Ö T2T IHIT2 HM530281 Series- Preliminary T- 331,776-word x 8-bit Frame Memory HI TA C H I / L O G I C / A R R A Y S / M E M The HM53028I series memory products provide completely asynchronous I/O and operate at the
|
OCR Scan
|
PDF
|
DD21S1Ã
HM530281
776-word
HM53028I
L06IC/ARRAYS/MEI1
HM530281TT-20
HM530281TT-25
HM530281TT-34
HM530281TT-45
|
414SI
Abstract: HM538254J-7 srt hitachi HM538254TT
Text: L.1E D • MMTbSDB GGElHlb HM5 3 8 2 5 3 S eries HM5 3 8 2 5 4 S eries hitachi S7 b ■ H I T E / logic /a r r a y s /mem — hc,-z3 - zg> 2 6 2 ,1 4 4 -w o rd x 8-b it M ultiport CM O S V id eo RAM Description The HM 538253/H M 538254 is a 2-M bit multiport
|
OCR Scan
|
PDF
|
ib203
HM538253
HM538254
144-word
HM538253/HM538254
256-kword
512-word
HM534253A/HM538123A
HM538253/
414SI
HM538254J-7
srt hitachi
HM538254TT
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ LOGIC/ARRAYS/HEM TE DËj 44cltiEa3 Ü010333 b 92D HD74HC21 10333 D T-yz-z/ # Dual 4-Input AND Gates PIN ARRANGEMENT • FEATURES • High Speed Operation: ^ ¿ « 1 1 n i typ. C^-BOpF • High Output Current: Fanout of 10 LSTTL Loadi • Wide Operating Voltage: l/ec“ 2 ~ 6 V
|
OCR Scan
|
PDF
|
HD74HC21
44TLED3
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: H ITACH I/ L O G IC / A R R A Y S / N E t l 12 S eJ ‘t ' n t . ä D a G Q1 DS 37 0 ^ " ~ HD74HC564,HD74HC574 • with 3-state outputs 92D These devices are positive edge triggered flip-flops. The dif- ^ 10537 D PIN A R R A N G EM EN T ference between H D 7 4 H C 5 6 4 and H D 7 4 H C 5 7 4 is only that
|
OCR Scan
|
PDF
|
HD74HC564
HD74HC574
44TLED3
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: H ITA CHI/ LOGIC/ARRAYS/MEM I S D E l 4MTbdUd u u i u i i i n 92D HD74HC640,HD74HC643 Each device has an active enable G and a direction control input, D IR . When D IR is high, data flows from the A inputs to the B outputs. When DIR is low, data flows from the B
|
OCR Scan
|
PDF
|
HD74HC640
HD74HC643
HD74HC643
44TLED3
0D1D315
|
10621-D
Abstract: OPA 339 DP-14 HD74 HD74HC HD74HC4515 TE-408 Hitachi Scans-001
Text: HITACHI/ LOG I C /ARR AY S/ HE N 12 M l imfc.203 DolDtai □ J ~ 92D 10621 HD74HC4515 # 4-bit Latch/4-to-16-line Decoder This device presents 4-to-16 line decoder with latched inputs. The HD74HC4515 presents a low level at the selected out | D T ' b ' 7 -*2 .|
|
OCR Scan
|
PDF
|
0010L21
HD74HC4515â
Latch/4-to-16-line
4-to-16
HD74HC4515
FP-14D
10621-D
OPA 339
DP-14
HD74
HD74HC
TE-408
Hitachi Scans-001
|
HD74HC373
Abstract: No abstract text available
Text: I fl 4 i H t 2 G 3 O Q I O S I Q 2 I H I T A C H I / L O G I C / A R R A Y S / M E n TB T-46-07-11 HD74HC373 HD74HC533 • Octal D-type Transparent Latches with 3-state outputs) • Octal D-type Transparent Latches (with-inverted 3-state outputs) When the latch enable inpu t is high, the Q outputs o f
|
OCR Scan
|
PDF
|
T-46-07-11
HD74HC373
HD74HC533
HD74HC373
HD74HC533
44TLED3
0D1D315
T-90-20
|
HD74HC04
Abstract: No abstract text available
Text: HITACHI/ LOGIC/ARRAYS/MEM TE DË| M4cìL5D3 D0103ah l 92D HD74HC04 # 10326 DT- Hex Inverters • PIN ARRANGEMENT ■ FEATURES E E Si • High Speed Operation; ^ ¡,¿ *7 .5 ty p . {C /.-E O p F 3 ' ,At • High O utput C urrent; Fanout of 10 L S T T L Loadi
|
OCR Scan
|
PDF
|
D0103ah
HD74HC04
44TLED3
0D1D315
HD74HC04
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ L O G I C / A RR AYS/ NEH TE HD74HC442 HD74HC443 HD74HC444 D E ] 44EJt.2G3 DOIDSS? ñ 9 2 D 10 5 2 7 D • Quad. Tridirectional Bus Transceiver with noninverted 3-state outputs # Quad. Tridirectional Bus Transceiver (with inverted 3-state outputs)
|
OCR Scan
|
PDF
|
HD74HC442
HD74HC443
HD74HC444
44TLED3
0D1D315
T-90-20
|
Untitled
Abstract: No abstract text available
Text: HITACHI/ L O G I C / A R R A Y S / M E M TE DË ] 44TL.2D3 0 0 1 0 5 3 0 fl | ~ 92D HD74HC490 Dual 4 -b it D ecade C ounters This c ircu it contains eight master-slave flip-flo ps and additional gating to D T - ^ 5 - Z 3 ~ /3 10530 PIN ARRANGEMENT | implement tw o individual 4-bit decade
|
OCR Scan
|
PDF
|
HD74HC490
divide-by-100
HD74HC490.
44TLED3
0D1D315
T-90-20
|
|
Untitled
Abstract: No abstract text available
Text: HM5221605 Series Prelim inary 65,536-word x 16-bit x 2-bank Synchronous Dynamic RAM A ll inputs and outputs are referred to the rising edge o f the clock input. The HM5221605 is offered in 2 banks for improved performance. Features Ordering Information Type No.
|
OCR Scan
|
PDF
|
HM5221605
536-word
16-bit
HM5221605TT-20
HM5221605TT-17
HM522160517-15
400-mil
50-pin
TTP-50DA)
|
HD74HC373
Abstract: HD74HC533 I38D Hitachi Scans-001
Text: I fl 4iHt2G3 OQIOSIQ 2 I HITACHI/ LOGIC/ARRAYS/MEn TB T-46-07-11 HD74HC373 HD74HC533 • Octal D-type Transparent Latches with 3-state outputs) • Octal D-type Transparent Latches (with-inverted 3-state outputs) When the latch enable inpu t is high, the Q outputs o f
|
OCR Scan
|
PDF
|
44clti5D3
Un74UrQ7'
T-46-07-11
HD74HC533
HD74HC373
HD74HC533
FP-14D
I38D
Hitachi Scans-001
|