Untitled
Abstract: No abstract text available
Text: Hardware Device Tree Editor User Guide Document Number: QCSHWDTUG Rev 3.0, 09/2013 Hardware Device Tree Editor User Guide, Rev. 3.0, 09/2013 2 Freescale Semiconductor, Inc. Contents Section number Title Page Chapter 1 QorIQ Configuration Suite Device Tree Editor
|
Original
|
|
PDF
|
EZchip
Abstract: TCAM longest prefix match EZchip NP4 NP-4
Text: NP-4 100-Gigabit Netw ork Processor for Carrier Ethernet Applications Product Brief Features Single-chip, programmable, 100-Gigabit throughput 50-Gigabit full duplex wire-speed network processor I ntegrated Traffic Management 180Mpps throughput Line card, services card, pizza box and switch card
|
Original
|
100-Gigabit
50-Gigabit
180Mpps
sizes972-4-959-4166
EZchip
TCAM longest prefix match
EZchip NP4
NP-4
|
PDF
|
EZchip
Abstract: EZchip NP3 EZchip NP4 QSGMII tcam 45X45 Hamilton 2077930 interlaken network processor NP-4 Ezchip
Text: EZchip Technologies NP-4 100-Gigabit Network Processor for Carrier Ethernet Applications Product Brief Features Single-chip, programmable, 100-Gigabit throughput 50-Gigabit full duplex wire-speed network processor Line card, services card, pizza box and switch card
|
Original
|
100-Gigabit
50-Gigabit
200Mpps
EZchip
EZchip NP3
EZchip NP4
QSGMII
tcam
45X45
Hamilton
2077930
interlaken network processor
NP-4 Ezchip
|
PDF
|
verilog code for DFT
Abstract: toshiba ASIC analog to digital converter verilog code target FPGA
Text: Potential FPGA-to-Toshiba-ASIC Migration Design Guide System Solutions from Toshiba America Electronic Components, Inc. Systems Application Engineering SAE Jean Chao, Sr. MTS John Ahn, Sr. MTS Behzad Sanii, MTS Director June 2001 Revision 1 Page 1 Prepared by Systems Application Engineering Team
|
Original
|
|
PDF
|
churn
Abstract: k-means social networks
Text: IBM Software Business Analytics IBM SPSS Modeler Premium IBM SPSS Modeler Premium Improve model accuracy with structured and unstructured data, entity analytics and social network analysis Highlights Solve business problems faster with analytical techniques that deliver
|
Original
|
YTD03133-USEN-00
churn
k-means
social networks
|
PDF
|
types of trees in data structure
Abstract: GR23
Text: Section IV. HardCopy Design Center Migration Process This section provides information on the software support for HardCopy Stratix ® devices. This section contains the following: Revision History Altera Corporation • Chapter 13, Back-End Design Flow for HardCopy Series Devices
|
Original
|
|
PDF
|
distance vector routing
Abstract: GR23
Text: Section II. HardCopy Design Center Migration Process This section provides information about software support for HardCopy Stratix ® devices. This section contains the following: Revision History Altera Corporation • Chapter 3, Back-End Design Flow for HardCopy Series Devices
|
Original
|
|
PDF
|
GR23
Abstract: No abstract text available
Text: Section V. HardCopy Design Center Migration Process This section provides information on the software support for HardCopy Stratix® devices. This section contains the following: Revision History Altera Corporation • Chapter 21, Back-End Design Flow for HardCopy Series Devices
|
Original
|
|
PDF
|
OS81050
Abstract: OS8105 s/OS81050 medialb OS62420
Text: MediaLB MediaLB Media Local Bus : The Standardized on-PCB, Inter-Chip Communication Bus for MOST Based Devices Features ̈ ̈ ̈ ̈ ̈ ̈ ̈ ̈ Synchronous and serial on-PCB bus Synchronous to the MOST® network Local de-multiplexed version of MOST network data
|
Original
|
MOST25/50/150)
256Fs
512Fs
1024Fs
2048Fs
DE55114090
OS81050
OS8105
s/OS81050
medialb
OS62420
|
PDF
|
LQFP44G
Abstract: MSM13Q
Text: DATA SHEET O K I A S I C P R O D U C T S MSM13Q/14Q 0.35µm Sea of Gates Arrays July 2001 • ■ –––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––
|
Original
|
MSM13Q/14Q
LQFP44G
MSM13Q
|
PDF
|
HC08
Abstract: No abstract text available
Text: CodeWarrior Development Studio 8/16-Bit IDE User’s Guide Revised: 20 February 2009 Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. CodeWarrior is a trademark or registered trademark of Freescale Semiconductor, Inc. in the United States and/or other countries. All other product or service names are the property of their respective owners.
|
Original
|
8/16-Bit
HC08
|
PDF
|
k-means
Abstract: Intelligence Access system
Text: IBM Software Business Analytics IBM SPSS Modeler Professional IBM SPSS Modeler Professional Make better decisions through predictive intelligence Highlights Create more effective strategies by evaluating trends and likely outcomes. • Easily access, prepare and model
|
Original
|
YTD03124-USEN-00
k-means
Intelligence Access system
|
PDF
|
741 LEM
Abstract: AN-741 C1995 DP83231 DP83241 DP83251 DP83255 DP83261 DP83265 NS32CG160
Text: National Semiconductor Application Note 741 David Brief Bob Hanrahan February 1991 INTRODUCTION The FDDI Standard offers a broad based set of capabilities that will allow it to become the standard high performance network of choice for the ’90s The FDDI Concentrator plays
|
Original
|
20-3A
741 LEM
AN-741
C1995
DP83231
DP83241
DP83251
DP83255
DP83261
DP83265
NS32CG160
|
PDF
|
verilog code for DFT
Abstract: different vendors of cpld and fpga vhdl code for dFT 32 point verilog code for DFT multiplication active noise cancellation for FPGA Development of a methodology to reduce the order SIGNAL PATH designer write operation using ram in fpga
Text: Epson FPGA to ASIC Conversion Introduction | Feature | Advantages/Benefits | Design Flow/Interface | Design Consideration Introduction Epson has a FPGA to ASIC flow tailored to your needs. Epson has ASIC to FPGA conversion methodology with complete support for industries leading FPGA families. Epson
|
Original
|
|
PDF
|
|
EZchip NP3
Abstract: GPON ONT block diagram
Text: NPA-1/ NPA-2/ NPA-3 Access Netw ork Processors w ith I ntegrated Traffic Management Product Brief Highlights Target Applications Single-chip, programmable, wire-speed network processor with 10-Gigabit aggregate throughput Line card, service card and pizza
|
Original
|
10-Gigabit
EZchip NP3
GPON ONT block diagram
|
PDF
|
tlu 115
Abstract: atm source code "routing tables"
Text: ATM CellSwitch Application Guide CSTAATMCS-UG/D Draft MOTOROLA GENERAL BUSINESS INFORMATION Copyright 2002 Motorola, Inc. All rights reserved. No part of this documentation may be reproduced in
|
Original
|
|
PDF
|
circuit diagram of 8-1 multiplexer design logic
Abstract: BCD adder and subtractor vhdl code for 8-bit BCD adder verilog code for barrel shifter 8 bit bcd adder/subtractor full subtractor implementation using 4*1 multiplexer VIRTEX 4 LX200 vhdl for 8-bit BCD adder DESIGN AND IMPLEMENTATION 16-BIT BARREL SHIFTER 16 bit carry select adder verilog code
Text: White Paper Stratix II vs. Virtex-4 Density Comparison Introduction Altera Stratix® II devices are built using a new and innovative logic structure called the adaptive logic module ALM to make Stratix II devices the industry’s biggest and fastest FPGAs. The ALM packs more
|
Original
|
|
PDF
|
MCP8641
Abstract: 0x00000000F EF80 F840 MPC8641
Text: Freescale Semiconductor Application Note Document Number: AN4064 Rev. 0, 03/2010 Utilizing 36-Bit Physical Addressing in U-Boot and Linux Many of Freescale Semiconductor’s PowerPC cores, including both the e600 and e500v2 processor families and their derivatives, provide support for 36-bit physical
|
Original
|
AN4064
36-Bit
e500v2
36-bit
e500associated
MCP8641
0x00000000F
EF80
F840
MPC8641
|
PDF
|
vme 68040 image processing board
Abstract: brahma ti c40 architecture VME COnnector TMS320C40 10-dimensional Architecture of TMS320C4X FLOATING POINT PROCESSOR XDS510 C4021
Text: Parallel Processing With the TMS320C40 Parallel Digital Signal Processor Application Report Yogendra Jain Sonitech International Inc. SPRA053 February 1994 Printed on Recycled Paper IMPORTANT NOTICE Texas Instruments TI reserves the right to make changes to its products or to discontinue any
|
Original
|
TMS320C40
SPRA053
vme 68040 image processing board
brahma
ti c40 architecture
VME COnnector
TMS320C40
10-dimensional
Architecture of TMS320C4X FLOATING POINT PROCESSOR
XDS510
C4021
|
PDF
|
Untitled
Abstract: No abstract text available
Text: EZdesign and EZdriver Software Development Kits Product Brief Overview EZchip offers a comprehensive Software Development Kit SDK consisting of microcode development tools, software tools, sample code, and host Application Programming Interface (API) library to facilitate software
|
Original
|
|
PDF
|
types of trees in data structure
Abstract: AC198 A54SXA RT54SX-S timing analysis example Signal Path Designer RTAX-S library
Text: Application Note AC198 Clock Skew and Short Paths Timing Clock Skew Differences in clock signal arrival times across the chip are called clock skew. It is a fundamental design principle that timing must satisfy register setup and hold time requirements. Both data propagation delay
|
Original
|
AC198
types of trees in data structure
AC198
A54SXA
RT54SX-S
timing analysis example
Signal Path Designer
RTAX-S library
|
PDF
|
ARM1136JF-S
Abstract: D-10
Text: RealView Development Suite Version 3.0 CodeWarrior IDE Guide ® Copyright 1999-2001, 2005-2006 ARM Limited. All rights reserved. ARM DUI 0065F RealView Development Suite CodeWarrior IDE Guide Copyright © 1999-2001, 2005-2006 ARM Limited. All rights reserved.
|
Original
|
0065F
ARM1136JF-S
D-10
|
PDF
|
ARM1136JF-S
Abstract: D-10
Text: RealView Development Suite Version 3.1 CodeWarrior IDE Guide Copyright 1999-2001, 2005-2007 ARM Limited. All rights reserved. ARM DUI 0065G RealView Development Suite CodeWarrior IDE Guide Copyright © 1999-2001, 2005-2007 ARM Limited. All rights reserved.
|
Original
|
0065G
ARM1136JF-S
D-10
|
PDF
|
9852
Abstract: schematic diagram vga schematic diagram cga to vga
Text: PLE40 \ LOGIC APS SCHEMATIC CAPTURE SOFTWARE PLE40 CONTENTS GENERAL DESCRIPTION SOFTWARE Digital logic designs are often o rigin ally con ceived in the form of a logic or schematic diagram. The engineer wishing to take advantage of the many benefits of the new high density program
|
OCR Scan
|
|
PDF
|