QS5LV919TYPICALLY Search Results
QS5LV919TYPICALLY Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
pe9aContextual Info: H Semiconductor. Inc 3.3V Low Skew CMOS o s s l v s is PLL Clock Driver With in f o r m a t io n g r a t e d LOOP Fi Iter 1 FEATURES/BENEFITS DESCRIPTION • • • • • • • • • • • • • The QS5LV919 Clock Driver uses an internal phase locked loop PLL to lock low skew outputs to one of |
OCR Scan |
300ps MC88LV915, IDT74FCT388915 160MHz QS5LV919 QS5LV919typically 150ps MDSC-00021-00 pe9a |