PR79A Search Results
PR79A Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: LatticeSC/M Family Data Sheet DS1004 Version 02.1, June 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os • 700MHz global clock; 1GHz edge clocks |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW | |
prbs pattern generator using vhdl
Abstract: BUT16
|
Original |
HB1003 TN1113 TN1149 TN1102 TN1103 TN1105 TN1107 TN1108 TN1109 TN1124 prbs pattern generator using vhdl BUT16 | |
lfe2
Abstract: PL25B
|
Original |
DS1006 DS1006 200MHz) 266MHz) 256fpBGA 484-fpBGA ECP2M35E. 266MHz. 1152-fpBGA ECP2M70 lfe2 PL25B | |
Contextual Info: LatticeECP2/M Family Handbook HB1003 Version 02.2, February 2007 LatticeECP2/M Family Handbook Table of Contents February 2007 Section I. LatticeECP2/M Family Data Sheet Introduction Features . 1-1 |
Original |
HB1003 TN1106 TN1103 TN1149. | |
lfe2m35e7fn484cContextual Info: LatticeECP2/M Family Data Sheet DS1006 Version 02.7, July 2007 LatticeECP2/M Family Data Sheet Introduction July 2007 Advance Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support |
Original |
DS1006 DS1006 200MHz) 266MHz) 1152-fpBGA ECP2M70 ECP2M100. LatticeECP2M20 lfe2m35e7fn484c | |
Contextual Info: LatticeSC/M Family Data Sheet DS1004 Version 01.6, August 2007 LatticeSC/M Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW | |
2-bit comparator
Abstract: LFSC3GA15E-5F900I PR77A PR55D pr94a diode transistor pt36c pt36C PB110C pb127d PB138
|
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW 2-bit comparator LFSC3GA15E-5F900I PR77A PR55D pr94a diode transistor pt36c pt36C PB110C pb127d PB138 | |
QD004
Abstract: BUT16
|
Original |
HB1003 TN1124 TN1108 TN1113 TN1105 TN1104 QD004 BUT16 | |
sgmii switchContextual Info: LatticeECP2/M Family Data Sheet DS1006 Version 03.5, November 2009 LatticeECP2/M Family Data Sheet Introduction June 2008 Data Sheet DS1006 Features Pre-Engineered Source Synchronous I/O • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support |
Original |
DS1006 DS1006 200MHz) 266MHz) LFE2M50, LFE2M70 LFE2M100 LFE2M20E/SE LFE2M35E/SE sgmii switch | |
Contextual Info: LatticeECP2/M Family Data Sheet DS1006 Version 03.0, February 2008 LatticeECP2/M Family Data Sheet Introduction August 2007 Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support |
Original |
DS1006 DS1006 200MHz) 266MHz) LVCMOS33D 1152-fpBGA ECP2M70 ECP2M100. | |
IDT DATECODE MARKINGS
Abstract: 12/24 v dc-dc driver schematic F28-F29 CHN L30 pr77a LFE2M20E-5FN484C CHN 816 BUT16 diode din 4147 DIODE sm dda st r12 KS 21604 L21
|
Original |
HB1003 TN1104 TN1108 TN1124 TN1162, TN1102 TN1107 TN1113 IDT DATECODE MARKINGS 12/24 v dc-dc driver schematic F28-F29 CHN L30 pr77a LFE2M20E-5FN484C CHN 816 BUT16 diode din 4147 DIODE sm dda st r12 KS 21604 L21 | |
PR79A
Abstract: PR65A PR83a PR88A PR97A PR74A pr41a PR50A ASP-122953-01 PR91A
|
Original |
LatticeECP3-150 ADS6425 DAC5682Z PR79A PR65A PR83a PR88A PR97A PR74A pr41a PR50A ASP-122953-01 PR91A | |
bsc25-0218a aa26-00238a
Abstract: MDLS-20265
|
Original |
LatticeECP3-150 RS232 bsc25-0218a aa26-00238a MDLS-20265 | |
IDT DATECODE MARKINGS
Abstract: vhdl code for radix-4 fft B14 diode on semiconductor lfe2m35e7fn484c QD004 BUT16
|
Original |
HB1003 TN1103 TN1105 TN1106 TN1113 TN1124 TN1149 IDT DATECODE MARKINGS vhdl code for radix-4 fft B14 diode on semiconductor lfe2m35e7fn484c QD004 BUT16 | |
|
|||
PR88AContextual Info: LatticeECP2/M Family Data Sheet DS1006 Version 02.5, March 2007 LatticeECP2/M Family Data Sheet Introduction March 2007 Advance Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic |
Original |
DS1006 DS1006 200MHz) 266MHz) Rapid007 256fpBGA 484-fpBGA ECP2M35E. 266MHz. PR88A | |
sgmii switch
Abstract: Pr83a
|
Original |
DS1006 DS1006 200MHz) 266MHz) 1152-fpBGA ECP2M70 ECP2M100. LFE2M35 484/672fpBGA) sgmii switch Pr83a | |
equivalent bc 517
Abstract: c 4237 BUT16
|
Original |
HB1003 TN1113 TN1124 TN1103 TN1104 TN1108 TN1162, equivalent bc 517 c 4237 BUT16 | |
Contextual Info: LatticeSC/M Family Data Sheet DS1004 Version 01.9, January 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW | |
sgmii specification ieeeContextual Info: LatticeECP2/M Family Data Sheet DS1006 Version 03.8, April 2011 LatticeECP2/M Family Data Sheet Introduction July 2010 Data Sheet DS1006 Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support |
Original |
DS1006 DS1006 200MHz) 266MHz) LFE2-12E/SE LFE-20/SE sgmii specification ieee | |
Contextual Info: LatticeSC/M Family Data Sheet DS1004 Version 02.0, March 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW | |
Contextual Info: LatticeECP2/M Family Data Sheet DS1006 Version 02.4, March 2007 LatticeECP2/M Family Data Sheet Introduction March 2007 Advance Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic |
Original |
DS1006 DS1006 200MHz) 266MHz) LFE2-12E 256fpBGA 484-fpBGA ECP2M35E. 266MHz. | |
PL62AContextual Info: LatticeECP2/M Family Data Sheet DS1006 Version 04.1, September 2013 LatticeECP2/M Family Data Sheet Introduction July 2012 Data Sheet DS1006 Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support |
Original |
DS1006 DS1006 200MHz) 266MHz) PL62A | |
LCMX02280C
Abstract: LCMX02280 pr91a PR83a PB170A jtag cable lattice Schematic hw-dln-3c PB179B 78l05 sot23 ECP3-95E-7FN1156ES FG8 SERIES DIODES
|
Original |
LatticeECP3-150 RS232 LCMX02280C LCMX02280 pr91a PR83a PB170A jtag cable lattice Schematic hw-dln-3c PB179B 78l05 sot23 ECP3-95E-7FN1156ES FG8 SERIES DIODES | |
PB110C
Abstract: PB124A pt36C SCM15 BA5 904 AF P PL80B PR55D pr94a diode transistor pt36c transistor pt42c
|
Original |
DS1004 DS1004 500MHz 700MHz 600Mbps 125Gbps) 1A-10 1152-ball 1704-ball PB110C PB124A pt36C SCM15 BA5 904 AF P PL80B PR55D pr94a diode transistor pt36c transistor pt42c |