PLS11048 Search Results
PLS11048 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: APR 2 2 19» Lattirp H I pLS11048 m# Droarammable Intearation programmable LaraeScale Large Scale Integration High-Density Programmable Logic Functional Block Diagram Features • PROGRAMMABLE HIGH-DENSITY LOGIC Tm Member of Lattice’s pLSI Family High-Speed Global Interconnects |
OCR Scan |
pLS11048 1048-80LQ 120-Pin 1048-70LQ 1048-50LQ 1048-50LQI | |
Contextual Info: Specifications ispLSI and pLS11048 Lattice ispLSI and pLSI 1048 ;Semiconductor I Corporation High-Density Programmable Logic Features Functional Block Diagram HIGH-DENSITY PROGRAMMABLE LOGIC — 8000 PLD Gates — 96 I/O Pins, Ten Dedicated Inputs — 288 Registers |
OCR Scan |
pLS11048 pLS11048 1048-80LQ 120-Pin 1048-70LQ 1048-50LQ pLS11048-80LQ | |
Contextual Info: l a tt ic e sem ico nducto r 4bE D • SBAfalMI G Q D m m h BILAT p L S r 1016 ü lL a ttic e programmable Large Scale Integration T -Ÿ é /' Ÿ Û ' wu.»ir.q r j ^ ■ ä ü ä a a iü ä Feature Ÿ a • PROGRAMMABLE HIGH DENSITY LOGIC —• Member of Lattice's pLSI Family |
OCR Scan |
44-Pin 68-Pin T-fO-20 | |
Contextual Info: pLsr 1024 I attirp I III W programmable Large Scale Integration Features Functional Block Diagram • PROGRAMMABLE HIGH DENSITY LOGIC — — — — — Member of Lattice's pLSI Family High Speed Global Interconnects 48 I/O Pins, Six Dedicated Inputs 144 Registers |
OCR Scan |
SYST21 68-Pin | |
isplsi device layoutContextual Info: bäE J> L A TT IC E S E M I C O N D U C T O R Lattice S 3 ûticm ,i GGQSt .71 fc,b4 p L S r and ispLSI 1048C Features • HIGH-DENSITY PROGRAMMABLE LOGIC — High-Speed Global Interconnects — 96 I/O Pins, 12 Dedicated Inputs, 2 Global Output Enables — 288 Registers |
OCR Scan |
1048C -isp1048C 1048C 128-Pin 1048C-70LQ 1048C-50LQ 1048C-50LQI isplsi device layout | |
Contextual Info: p L S r 1048 programmable Large Scale Integration Features J Functional Block Diagram • PROGRAMMABLE HIGH DENSITY LOGIC — — — — — Member of Lattice's pLSI Family High Speed Global Interconnects 96 I/O Pins, Ten Dedicated Inputs 288 Registers Wide Input Gating for Fast Counters, State |
OCR Scan |
PLDs83 pLS11048 120-Pin | |
Contextual Info: «P° «S 199? 1032 pLSI Lattine V i &« I w W programmable Large Sea Scale Integration Features Functional Block Diagram • PROGRAMMABLE HIGH DENSITY LOGIC — — — — — Member of Lattice’s pLSI Family High Speed Global Interconnects 64 I/O Pins, Eight Dedicated Inputs |
OCR Scan |
135mA 28-pin 84-pin ZL30A V30B04 | |
Contextual Info: Lattice' | Semiconductor I Corporation ispLSI9 and pLSt 1048C High-Density Programmable Logic Features Functional Block Diagram HIGH-DENSITY PROGRAMMABLE LOGIC — 8000 PLD Gates — 96 I/O Pins, 12 Dedicated Inputs, 2 Global Output Enables — 288 Registers |
OCR Scan |
1048C ispLS110 128-P 128-Pin 133-Pin 041A-48C | |
Contextual Info: Lattice ispLSr 1048 in-system programmable Large Scale Integration High-Density Programmable Logic Features Functional Block Diagram IN-SYSTEM PROGRAMMABLE HIGH-DENSITY LOGIC — Member of Lattice’s ispLSI Family — Fully Compatible with Lattice's pLSI Family |
OCR Scan |
ispLS11048 1048-80LQ 120-Pin 1048-70LQ 1048-50LQ | |
Contextual Info: Lattice' ispLSr and pLSr 1048C | Semiconductor I Corporation High-Density Programmable Logic Features Functional Block Diagram HIGH-DENSITY PROGRAMMABLE LOGIC — 8000 PLD Gates — 96 I/O Pins, 12 Dedicated Inputs, 2 Global Output Enables — 288 Registers |
OCR Scan |
1048C 1048C-70LQ 128-Pin ispLS11048C-50LQ I1048C -70LQ I1048C-50LQ | |
Contextual Info: LATTICE SEMICONDUCTOR 4bE D il a t t ir p mL a C l « l i I w • SBfibTHT OÜOlMûb S ■ LAT pLSr 1024 w program m able Large Scale Integration : : : : T - v é - z i- ô « ? — Functional Block? Diagram* ¿m □ • PROGRAMMABLE HIGH DENSITY LOGIC — Member of Lattice’s pLSI Family |
OCR Scan |
68-Pin T-fO-20 | |
Contextual Info: p L S r 1024 Lattice programmable Large Scale Integration Functional Block Diagram Features • PROGRAMMABLE HIGH DENSITY LOGIC — Member of Lattice’s pLSI Family — High Speed Global Interconnects — 48 I/O Pins, Six Dedicated Inputs — 144 Registers |
OCR Scan |
pLS11024 68-Pin | |
Contextual Info: Lattice' !Semiconductor •Corporation ispLSr and pLSI' 1048 High-Density Programmable Logic Features Functional Block Diagram - HIGH-DENSITY PROGRAMMABLE LOGIC — 8000 PLD Gates — 96 UO Pins, Ten Dedicated Inputs — 288 Registers — High-Speed Global Interconnects |
OCR Scan |
0212-B0B-ssp1048 pLS11048 1048-50LQI 1048-50LQI 120-Pin -48-iap | |
70lq
Abstract: isplsi architecture
|
OCR Scan |
1048C 128-Pln 1048C- 1048C 1048C-70LQ 1048C-50LQ I1048C -70LQ I1048C-50LQ 128-Pin 70lq isplsi architecture | |
|
|||
Contextual Info: isp L si 1048 I a t t ir p H I U w in-system programmable Large Scale Integration High-Density Programmable Logic Features Functional Block Diagram IN-SYSTEM PROGRAMMABLE HIGH-DENSITY LOGIC — Member of Lattice’s ispLSI Family — Fully Compatible with Lattice's pLSP Family |
OCR Scan |
ispLS11048 ispLS11048 1048-80LQ 120-Pin 1048-70LQ 1048-50LQ 1048-50LQI | |
Contextual Info: pLSr 1032 Lattice programmable Large Scale Integration Functional Block Diagram Features • PROGRAMMABLE HIGH DENSITY LOGIC — — — — — Member of Lattice’s pLSI Family High Speed Global Interconnects 64 I/O Pins, Eight Dedicated Inputs 192 Registers |
OCR Scan |
135mA I1032 pLS11032 84-Pin | |
Contextual Info: Lattica ispLSI and pLSI 1048E ;Semiconductor I Corporation High-Density Programmable Logic Functional Block Diagram Features • HIGH DENSITY PROGRAMMABLE LOGIC — 8,000 PLD Gates — 96 I/O Pins, Twelve Dedicated Inputs — 288 Registers — High-Speed Global Interconnects |
OCR Scan |
1048E 128-Pin 1048E -90LT -70LQ -70LT | |
Contextual Info: Lattica ispLSI and pLS/0 1048C ;Semiconductor I Corporation High-Density Programmable Logic Features Functional Block Diagram HIGH-DENSITY PROGRAMMABLE LOGIC — 8000 PLD Gates — 96 I/O Pins, 12 Dedicated Inputs, 2 Global Output Enables — 288 Registers |
OCR Scan |
1048C 041A-48C-isp | |
Contextual Info: pLSÌ 1048 Lattice programmable Large Scale Integration High-Density Programmable Logic Functional Block Diagram Features PROGRAMMABLE HIGH-DENSITY LOGIC ^n_mgjxu=LU=U=! u ijj_ n iijj_ u =ü_Q=n3 Output Routing Pool ] [ Output Routing Pool — — — — |
OCR Scan |
pLS11048 pLS11048 1048-80LQ 120-Pin 1048-70LQ 1048-50LQ 1048-50LQI | |
1048-50LQ
Abstract: I1048 S9089 isplsi device layout
|
OCR Scan |
1048-80LQ 1048-70LQ 1048-50LQ 1048-50LQ 120-Pin I1048 S9089 isplsi device layout | |
Contextual Info: Lattice is p L S r and p L S r 1048E ;Semiconductor ICorporation High-Density Programmable Logic Features Functional Block Diagram • HIGH DENSITY PROGRAMMABLE LOGIC — 8,000 PLD Gates — 96 I/O Pins, Twelve Dedicated Inputs — 288 Registers — High-Speed Global Interconnects |
OCR Scan |
1048E | |
ncl 055Contextual Info: Lattica ispLSI' and pLSI' 1048C ;Semiconductor ICorporation High-Density Programmable Logic Features Functional Block Diagram • HIGH-DENSITY PROGRAMMABLE LOGIC — 8000 PLD Gates — 96 I/O Pins, 12 Dedicated Inputs, 2 Global Output Enables — 288 Registers |
OCR Scan |
1048C ncl 055 | |
Contextual Info: Lattice ispLSI and pLSI‘ 1048C ; Semiconductor I Corporation High-Density Programmable Logic Features Functional Block Diagram ' HIGH-DENSITY PROGRAMMABLE LOGIC Tm Elm s a i rmn n tin i rrm rn i’i rrm • O u tpu t R outing Pool — 8000 PLD Gates — 96 I/O Pins, 12 Dedicated Inputs, 2 Global Output |
OCR Scan |
1048C 1048C-70LQ 128-Pin 1048C-50LQ 1048C -70LQ | |
Contextual Info: •■■ ■■a mm» p L S r 1016 Lattice programmable Large Scale Integration Functional Block Diagram Features • PROGRAMMABLE HIGH DENSITY LOGIC — — — — — Member of Lattice’s pLSI Family High Speed Global Interconnects 32 I/O Pins, Four Dedicated Inputs |
OCR Scan |
pLS11016 44-Pin |