MARKING CODE VM SOT35 Search Results
MARKING CODE VM SOT35 Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
TC4511BP |
![]() |
CMOS Logic IC, BCD-to-7-Segment Decoder, DIP16 |
![]() |
||
54LS190/BEA |
![]() |
54LS190 - BCD Counter, 4-Bit Synchronous Up/Down, With Mode Control - Dual marked (M38510/31513BEA) |
![]() |
![]() |
|
5447/BEA |
![]() |
5447 - Decoder, BCD-To-7-Segment, With Open-Collector Outputs - Dual marked (M38510/01007BEA) |
![]() |
![]() |
|
5446/BEA |
![]() |
5446 - Decoder, BCD-To-7-Segment, With Open-Collector Outputs - Dual marked (M38510/01006BEA) |
![]() |
![]() |
|
5962-8950303GC |
![]() |
ICM7555M - Dual Marked (ICM7555MTV/883) |
![]() |
![]() |
MARKING CODE VM SOT35 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
74abt374 Philips
Abstract: MARKING CODE SMD IC 531
|
Original |
74ABT646A 74ABT646A 74ABT245 74ABT374 500mA 01-Jan-98) 74abt374 Philips MARKING CODE SMD IC 531 | |
SA00215Contextual Info: INTEGRATED CIRCUITS 74ABT657 Octal transceiver with parity generator/checker 3-State Product specification IC23 Data Handbook Philips Semiconductors 1995 Dec 11 Philips Semiconductors Product specification Octal transceiver with parity generator/checker |
Original |
74ABT657 74ABT657 500mA 01-Jan-98) SA00215 | |
XC7SET125GV
Abstract: JESD22-A114E MO-203 XC7SET125
|
Original |
XC7SET125 XC7SET125 OT353-1 OT753 JESD22-A114E: JESD22-A115-A: JESD22-C101C: XC7SET125GV JESD22-A114E MO-203 | |
sot753 marking 13
Abstract: JESD22-A114E MO-203 XC7SH125GV XC7SH125
|
Original |
XC7SH125 XC7SH125 OT353-1, OT753, OT886, OT891 JESD22-A114E: JESD22-A115-A: JESD22-C101C: sot753 marking 13 JESD22-A114E MO-203 XC7SH125GV | |
Contextual Info: 74HC1G125-Q100; 74HCT1G125-Q100 Bus buffer/line driver; 3-state Rev. 1 — 18 June 2013 Product data sheet 1. General description The 74HC1G125-Q100; 74HCT1G125-Q100 is a single buffer/line driver with 3-state output. Inputs include clamp diodes. This enables the use of current limiting resistors to |
Original |
74HC1G125-Q100; 74HCT1G125-Q100 74HCT1G125-Q100 AEC-Q100 74HC1G125-Q100: HCT1G125 | |
JESD87
Abstract: v25 sot353 VM MARKING CODE SOT353 74LVC1G125GV AN10161
|
Original |
74LVC1G125 JESD8B/JESD36 EIA/JESD22-A114-A EIA/JESD22-A115-A 01-Nov-02) JESD87 v25 sot353 VM MARKING CODE SOT353 74LVC1G125GV AN10161 | |
Contextual Info: 74LVC1G125 Bus buffer/line driver; 3-state Rev. 10 — 7 December 2011 Product data sheet 1. General description The 74LVC1G125 provides one non-inverting buffer/line driver with 3-state output. The 3-state output is controlled by the output enable input OE . A HIGH-level at pin OE |
Original |
74LVC1G125 74LVC1G125 | |
JESD22-A114E
Abstract: MO-203 XC7SET86GV
|
Original |
XC7SET86 XC7SET86 JESD22-A114E: JESD22-A115-A: JESD22-C101C: OT353-1 OT753 XC7SET86GW JESD22-A114E MO-203 XC7SET86GV | |
74LVC1G125
Abstract: 74LVC1G125GF 74LVC1G125GM 74LVC1G125GV 74LVC1G125GW JESD22-A114-F SOT353-1 74LVC1G125GS
|
Original |
74LVC1G125 74LVC1G125 74LVC1G125GF 74LVC1G125GM 74LVC1G125GV 74LVC1G125GW JESD22-A114-F SOT353-1 74LVC1G125GS | |
SOT753
Abstract: JESD22-A114E MO-203
|
Original |
XC7SH86 XC7SH86 JESD22-A114E: JESD22-A115-A: JESD22-C101C: OT353-1 OT753 XC7SH86GW SOT753 JESD22-A114E MO-203 | |
Contextual Info: XC7SET32 2-input OR gate Rev. 01 — 3 September 2009 Product data sheet 1. General description XC7SET32 is a high-speed Si-gate CMOS device. It provides a 2-input OR function. 2. Features • Symmetrical output impedance ■ High noise immunity ■ ESD protection: |
Original |
XC7SET32 XC7SET32 JESD22-A114E: JESD22-A115-A: JESD22-C101C: OT353-1 OT753 XC7SET32GW | |
sot753
Abstract: sot753 marking 13 JESD22-A114E MO-203
|
Original |
XC7SET32 XC7SET32 JESD22-A114E: JESD22-A115-A: JESD22-C101C: OT353-1 OT753 XC7SET32GW sot753 sot753 marking 13 JESD22-A114E MO-203 | |
JESD22-A114E
Abstract: MO-203
|
Original |
XC7SH32 XC7SH32 JESD22-A114E: JESD22-A115-A: JESD22-C101C: OT353-1 OT753 XC7SH32GW JESD22-A114E MO-203 | |
Contextual Info: XC7SET86 2-input EXCLUSIVE-OR gate Rev. 01 — 7 September 2009 Product data sheet 1. General description XC7SET86 is a high-speed Si-gate CMOS device. It provides a 2-input EXCLUSIVE-OR function. 2. Features • Symmetrical output impedance ■ High noise immunity |
Original |
XC7SET86 XC7SET86 JESD22-A114E: JESD22-A115-A: JESD22-C101C: OT353-1 OT753 XC7SET86GW | |
|
|||
74LVC1G125GW
Abstract: 74LVC1G125 74LVC1G125GF 74LVC1G125GM 74LVC1G125GV VM MARKING CODE SOT353
|
Original |
74LVC1G125 74LVC1G125 74LVC1G125GW 74LVC1G125GF 74LVC1G125GM 74LVC1G125GV VM MARKING CODE SOT353 | |
JESD78
Abstract: 74CBTLV1G125 74CBTLV1G125GM 74CBTLV1G125GV 74CBTLV1G125GW
|
Original |
74CBTLV1G125 74CBTLV1G125 JESD78 74CBTLV1G125GM 74CBTLV1G125GV 74CBTLV1G125GW | |
Contextual Info: 74CBTLV1G125 Single bus switch Rev. 3 — 15 December 2011 Product data sheet 1. General description The 74CBTLV1G125 provides a single high-speed line switch. The switch is disabled when the output enable OE input is high. To ensure the high-impedance OFF-state during power up or power down, OE should be |
Original |
74CBTLV1G125 74CBTLV1G125 | |
sot355
Abstract: hct154 74HC154N
|
Original |
74HC/HCT/HCU/HCMOS 74HC/HCT154 4-to-16 16-line 01-Nov-97) sot355 hct154 74HC154N | |
74AHC1G126GV
Abstract: 74AHC1G126 74AHC1G126GW 74AHCT1G126 74AHCT1G126GV 74AHCT1G126GW JESD22-A114E AHC* marking
|
Original |
74AHC1G126; 74AHCT1G126 74AHC1G126 74AHCT1G126 AHCT1G126 74AHC1G126GV 74AHC1G126GW 74AHCT1G126GV 74AHCT1G126GW JESD22-A114E AHC* marking | |
V6 marking code
Abstract: 74LVC1G125GM
|
Original |
74LVC1G125 74LVC1G125 V6 marking code 74LVC1G125GM | |
v08 smd marking code
Abstract: NXP date code marking nxp Standard Marking SOT1202 SOT1115 marking nxp package 74LVC1G08GW
|
Original |
74LVC1G08 74LVC1G08 OT886 74LVC1G08GM OT353-1 74LVC1G08GW v08 smd marking code NXP date code marking nxp Standard Marking SOT1202 SOT1115 marking nxp package | |
Contextual Info: 74LVC1G00 SINGLE 2 INPUT POSITIVE NAND GATE Description Pin Assignments Top View The 74LVC1G00 is a single 2-input positive NAND gate with a standard push-pull output. The device is designed for operation with a power supply range of 1.65V to 5.5V. The inputs are tolerant to 5.5V |
Original |
74LVC1G00 74LVC1G00 OT553 DS32196 | |
Contextual Info: XC7SET14 Inverting Schmitt trigger Rev. 01 — 31 August 2009 Product data sheet 1. General description XC7SET14 is a high-speed Si-gate CMOS device. It provides an inverting buffer function with Schmitt trigger action. This device is capable of transforming slowly changing input |
Original |
XC7SET14 XC7SET14 JESD22-A114E: JESD22-A115-A: JESD22-C101C: OT353-1 OT753 | |
JESD22-A114E
Abstract: MO-203 XC7SET14 XC7SET14GW
|
Original |
XC7SET14 XC7SET14 JESD22-A114E: JESD22-A115-A: JESD22-C101C: OT353-1 OT753 JESD22-A114E MO-203 XC7SET14GW |