LSC 117 Search Results
LSC 117 Price and Stock
Rochester Electronics LLC LSC1176DANA POWER MONITOR CHIP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
LSC1176D | Bulk | 446 |
|
Buy Now | ||||||
Rochester Electronics LLC LSC1176DR2ANA POWER MONITOR CHIP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
LSC1176DR2 | Bulk | 446 |
|
Buy Now | ||||||
onsemi LSC1176DR2LSC1176DR2 |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
LSC1176DR2 | 112,500 | 464 |
|
Buy Now | ||||||
![]() |
LSC1176DR2 | 112,500 | 1 |
|
Buy Now | ||||||
onsemi LSC1176DLSC1176D |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
LSC1176D | 2,548 | 464 |
|
Buy Now | ||||||
![]() |
LSC1176D | 2,548 | 1 |
|
Buy Now |
LSC 117 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
AG1171S
Abstract: SLIC AN2120 ag1171 Ag2120S
|
Original |
AN2120-25: Ag2120S Ag1171S 1171S 2120S AN2120-25v1-0 AG1171S SLIC AN2120 ag1171 Ag2120S | |
LS7261/LS7262Contextual Info: _ LSI COMPUTER SYSTEMS 54E D LSI/CSI sis- 53D4b0b Q00CH32 blO LSC T 'S X - /J’-02s- LS7260/LS7261 LS7262 Manufacturers of Custom and Standard L S I Circuits 1235 Walt Whitman Road, Melville, N Y 11747-3086 • Tel.: 516 271-0400 • Fax: (516) 271-0405 |
OCR Scan |
53D4b0b Q00CH32 LS7260/LS7261 LS7262 LS7260) LS7261/LS7262) LS7260/61/62 LS726Q/61/62 S304b0b LS7261 LS7261/LS7262 | |
Contextual Info: 2 lSC- RELEASED FOR PUBLICATION THIS DRAWING IS UNPUBLISHED. c COPYRIGHT — BY FTTT REVISIONS be ie — P LTR 5 a TE DESCRIPTION D1 REVISED P E R ECO-11-005033 2APR11 DWN APVD RK ' H M R _ I_ ; D D ±0. 4 Z>^ 7 ± 0.4 11.8 _ El fcfi(CIRCUT NO * r -V tr |
OCR Scan |
ECO-11-005033 2APR11 UL94V-0) | |
SLIC and TIP and RING
Abstract: Ag2120S AG1170 RM 1206 1170s AN2120 TPP25011 Ag1170S
|
Original |
Ag2120S Ag1170S 1170S 2120S TPP25011 Ag1170P TPP25011 AN2120-3 SLIC and TIP and RING Ag2120S AG1170 RM 1206 AN2120 Ag1170S | |
2120D
Abstract: 2120d ic AG2120d ring ic SLIC and TIP and RING 13VOUT AG2120d vin AN2120 iC-nc 16C-B
|
Original |
Ag2120D Ag1170D 1170D 2120D AN2120-2 2120D 2120d ic AG2120d ring ic SLIC and TIP and RING 13VOUT AG2120d vin AN2120 iC-nc 16C-B | |
LTP75N08
Abstract: ltp*75n08 LTP75N08P 1000 V N-channel mosfet 100A Mosfet
|
Original |
LTP75N08P LTP75N08 ltp*75n08 LTP75N08P 1000 V N-channel mosfet 100A Mosfet | |
Contextual Info: ispLSI 3192 to 6192 Design Conversion 3. Only 96 I/O pins are available to connect module only interface signals. Introduction With the introduction of the ispLSI 6192, pDS® 3.0 software was also introduced to support the full capability of the device architecture. As an interim solution before |
Original |
||
traffic light control verilog
Abstract: lat_vhd jk FLIPFLOP SCHEMATIC
|
Original |
800-LATTICE pDS1131-UM expt1076 traffic light control verilog lat_vhd jk FLIPFLOP SCHEMATIC | |
LTP75N08
Abstract: ltp*75n08 LTP75N08P lsc 117
|
Original |
LTP75N08P LTP75N08 ltp*75n08 LTP75N08P lsc 117 | |
Contextual Info: TM TM ispGDX and ispGDS Architectural Description combinatorial outputs. Each I/O cell has individual, programmable tri-state control OE , register or latch clock, (CLK), and programmable polarity. The OE control for each I/O pin is independent and may be driven via the |
Original |
||
IO64
Abstract: speed performance of Lattice - PLSI Architecture LATTICE 3000 family architecture
|
Original |
1000/E IO64 speed performance of Lattice - PLSI Architecture LATTICE 3000 family architecture | |
IO64
Abstract: pin diagram of 8-1 multiplexer design logic
|
Original |
1000/E IO64 pin diagram of 8-1 multiplexer design logic | |
Contextual Info: GAL26CLV12 Lattice Low Voltage E2CMOS PLD Generic Array Logic Semiconductor Corporation FUNCTIONAL BLOCK DIAGRAM FEATURES • HIGH PERFORMANCE E2CMOS TECHNOLOGY — 5 ns Maximum Propagation Delay — Fmax = 200 MHz — 3.5 ns Maximum from Clock Input to Data Output |
OCR Scan |
26CV12 Tested/100% 100ms) | |
traffic light control verilog
Abstract: ispLSI2032 cadence leapfrog lat_vhd traffic light controller vhdl 2032E pack1076 expt1076
|
Original |
800-LATTICE pDS1131-UM expt1076 traffic light control verilog ispLSI2032 cadence leapfrog lat_vhd traffic light controller vhdl 2032E pack1076 | |
|
|||
26CV12
Abstract: GAL26CLV12 GAL26CLV12D-5LJ GAL26CLV12D-7LJ GAL Development Tools
|
Original |
GAL26CLV12 26CV12 GAL26CLV12 GAL26CLV12D-5LJ GAL26CLV12D-7LJ GAL Development Tools | |
1048E
Abstract: 1048E-50 NS-344
|
Original |
1048E 1048E 1048E-50 NS-344 | |
2096-80LTI
Abstract: PC 88
|
Original |
||
Contextual Info: GAL16LV8ZD Low Voltage, Zero Power E2CMOS PLD Generic Array Logic ; Semiconductor I Corporation F eatures - 3.3V LOW VOLTAGE, ZERO POWER OPERATION — JEDEC Compatible 3.3V Interface Standard — Interfaces with Standard 5V TTL Devices — 50|iA Typical Standby Current 10tyiA Max. |
OCR Scan |
GAL16LV8ZD 10tyiA Tested/100% 100ms) | |
GAL Development ToolsContextual Info: ispLSI 2096V 3.3V High-Density Programmable Logic Features Functional Block Diagram • HIGH-DENSITY PROGRAMMABLE LOGIC • 3.3V LOW VOLTAGE 2096 ARCHITECTURE — Interfaces with Standard 5V TTL Devices — Fuse Map Compatible with 5V ispLSI 2096 • HIGH PERFORMANCE E2CMOS® TECHNOLOGY |
Original |
||
lsc 3120
Abstract: 26CV12 GAL26CV12 GAL26CV12B-10LP GAL26CV12C-10LJ GAL26CV12C-10LP GAL26CV12C-7LJ GAL26CV12C-7LP gal programming 22v10
|
Original |
GAL26CV12 122X52) lsc 3120 26CV12 GAL26CV12 GAL26CV12B-10LP GAL26CV12C-10LJ GAL26CV12C-10LP GAL26CV12C-7LJ GAL26CV12C-7LP gal programming 22v10 | |
PLSI-2064-80LJ
Abstract: ispLSI 2064-80LT isplsi2064 isplsi device layout
|
Original |
||
Contextual Info: PRELIMINARY MX98746 100 BASE-TX/FX 5-PORT CLASSII REPEATER CONTROLLER 1.0 FEATURES • S eparate ja b b e r and partition state m achines fo re a c h port • O n-chip e la sticity buffer fo r PHY signal re-tim ing to the M X 98746 clo ck source •C o n te n ts of internal register loaded from EEPRO M |
OCR Scan |
MX98746 MX98746, PM0478 | |
LSC 132Contextual Info: ispLSI and pLSI 3256A ® High Density Programmable Logic • HIGH-PERFORMANCE E CMOS TECHNOLOGY — fmax = 90 MHz Maximum Operating Frequency — tpd = 12 ns Propagation Delay — TTL Compatible Inputs and Outputs — Electrically Erasable and Reprogrammable |
Original |
||
0294B
Abstract: 1048-70L
|
Original |