CMOS ASYNCHRONOUS FIFO 32 PIN
Abstract: LH540202 32-PIN
Text: LH540202 CMOS 1024 x 9 Asynchronous FIFO FEATURES FUNCTIONAL DESCRIPTION • Fast Access Times: 15/20/25/35/50 ns The LH540202 is a FIFO First-In, First-Out memory device, based on fully-static CMOS dual-port SRAM technology, capable of storing up to 1024 nine-bit words. It
|
Original
|
PDF
|
LH540202
LH540202
32PLCC
32-pin,
450-mil
28-pin,
300-mil
DIP28-W-300)
CMOS ASYNCHRONOUS FIFO 32 PIN
32-PIN
|
CMOS ASYNCHRONOUS FIFO 32 PIN
Abstract: 32-PIN LH540202
Text: LH540202 CMOS 1024 x 9 Asynchronous FIFO FEATURES FUNCTIONAL DESCRIPTION • Fast Access Times: 15/20/25/35/50 ns The LH540202 is a FIFO First-In, First-Out memory device, based on fully-static CMOS dual-port SRAM technology, capable of storing up to 1024 nine-bit words. It
|
Original
|
PDF
|
LH540202
LH540202
32PLCC
32-pin,
450-mil
28-pin,
300-mil
DIP28-W-300)
CMOS ASYNCHRONOUS FIFO 32 PIN
32-PIN
|
high level block diagram for asynchronous FIFO
Abstract: DIP28-W-300 LH540202 LJH540202
Text: LH540202 CMOS 1024 X 9 Asynchronous FIFO FEATURES FUNCTIONAL DESCRIPTION • Fast Access Times: 15/20/25/35/50 ns The LH540202 is a FIFO First-In, First-Out memory device, based onfully-staticCMOSdual-portSRAM tech nology, capable of storing up to 1024 nine-bit words. It
|
OCR Scan
|
PDF
|
LH540202
LH5497
ArrVIDT/MS7202
LH5497H
28-Pin,
300-mil
32-Pin
32PLCC
high level block diagram for asynchronous FIFO
DIP28-W-300
LH540202
LJH540202
|
Untitled
Abstract: No abstract text available
Text: CMOS 1 K x 9 FIFO TO P V IEW 28-PIN PDIP • Full CMOS Dual Port Memory Array • Fully Asynchronous Read and Write w C 1« 28 Dg C 2 27 □ d3 3 26 □ d5 C o • Fast Access Times: 15 720/25/35/50/65/80 ns PIN CONNECTIONS LJ < o FEATURES d. o2 C 4 25 ZI De
|
OCR Scan
|
PDF
|
28-Pin,
300-mil
600-mil
32-Pin
IDT7202
LH5497/97H
TaLH5497/97H
LH5497/97H
|
Untitled
Abstract: No abstract text available
Text: LH5497/97H FEATURES • • Fast Access Times: 15 720/25/35/50/65/80 ns CMOS 1 K x 9 FIFO PIN CONNECTIONS 28-PIN PDIP TOP VIEW WC Full CMOS Dual Port Memory Array 1• 28 □ V CC DS C 2 27 □ d4 D a li 3 26 3 d5 • Fully Asynchronous Read and Write Dj C
|
OCR Scan
|
PDF
|
LH5497/97H
28-Pin,
300-mil
600-mil
32-Pin
IDT7202
28-PIN
5497/97H
|
32PLCC
Abstract: No abstract text available
Text: LH540202 CMOS 1024 X 9 Asynchronous FIFO FEATURES FUNCTIONAL DESCRIPTION • Fast Access Times: 15/20/25/35/50 ns • Fast-Fall-Through Time Architecture Based on CMOS Dual-Port SRAM Technology • Input Port and Output Port Have Entirely Independent Timing
|
OCR Scan
|
PDF
|
LH540202
LH5497
Am/IDT/MS7202
LH5497H
28-Pin,
300-mil
300-miis0j*
32-Pin
32-pin,
32PLCC
|
Untitled
Abstract: No abstract text available
Text: LH540202 CMOS 1024 X 9 Asynchronous FIFO FEATURES FUNCTIONAL DESCRIPTION • Fast Access Times: 15/20/25/35/50 ns The LH540202 is a FIFO First-In, First-Out memory device, based on fully-static CMOS dual-portSRAMtechnology, capable of storing up to 1024 nine-bit words. It
|
OCR Scan
|
PDF
|
LH540202
LH5497
Am/IDT/MS7202
LH5497H
28-Pin,
300-mil
32-Pin
LH540202
|
Untitled
Abstract: No abstract text available
Text: LH540202 CMOS 1024 X 9 Asynchronous FIFO FEATURES FUNCTIONAL DESCRIPTION • Fast Access Times: 15/20/25/35/50 ns The LH540202 is a FIFO First-In, First-Out memory device, based on fully-static CMOS dual-port SRAM tech nology, capable of storing up to 1024 nine-bit words. It
|
OCR Scan
|
PDF
|
LH540202
LH5497
Am/IDT/MS7202
LH5497H
28-Pin,
300-mil
32-Pin
LH540202
|
Untitled
Abstract: No abstract text available
Text: LH540202 CMOS 1024 X 9 Asynchronous FIFO FEATURES FUNCTIONAL DESCRIPTION • Fast Access Times: 15/20/25/35/50 ns • Fast-Fall-Through Time Architecture Based on CMOS Dual-Port SRAM Technology • Input Port and Output Port Have Entirely Independent Timing
|
OCR Scan
|
PDF
|
LH540202
LH540202
32-pin
450-mil
28-pin,
300-mil
DIP28-W-300)
|