G681 Search Results
G681 Price and Stock
Samsung Electro-Mechanics CL10G681JC81PNCCAP CER 680PF 100V X8G 0603 |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
CL10G681JC81PNC | Cut Tape | 20,000 | 1 |
|
Buy Now | |||||
Cal-Chip Electronics GMC10CG681K50NTCAP0603 COG 680PF 10% 50V |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
GMC10CG681K50NT | Reel | 12,000 | 4,000 |
|
Buy Now | |||||
Cal-Chip Electronics GMC04CG681J50NTCAP0402 COG 680PF 5% 50V |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
GMC04CG681J50NT | Cut Tape | 10,000 | 1 |
|
Buy Now | |||||
![]() |
GMC04CG681J50NT | 8,168 |
|
Get Quote | |||||||
Cal-Chip Electronics GMC10CG681G100NTCAP0603 COG 680PF 2% 100V |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
GMC10CG681G100NT | Cut Tape | 4,000 | 1 |
|
Buy Now | |||||
Nichicon Corporation LAR2G681MELC45CAP ALUM 680UF 20% 400V SNAP TH |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
LAR2G681MELC45 | Bulk | 242 | 1 |
|
Buy Now | |||||
![]() |
LAR2G681MELC45 | 32 Weeks | 200 |
|
Buy Now |
G681 Datasheets (2)
Part | ECAD Model | Manufacturer | Description | Curated | Datasheet Type | |
---|---|---|---|---|---|---|
G681 | Global Mixed-Mode Technology | Microprocessor Reset IC | Original | |||
G681LT1 | Global Mixed-Mode Technology | Microprocessor reset IC | Original |
G681 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: G680/G681 Global Mixed-mode Technology Microprocessor Reset IC Features General Description ±2.5% Voltage Threshold Accuracy Independently Adjustable High- and LowVoltage Thresholds The G680/G681 are microprocessor µP supervisory |
Original |
G680/G681 G680/G681 G680L) G680H) G681L) 140ms OT-23-5 G680LT1Uf 680Ax OT-23-5 | |
G680LT1
Abstract: CG680
|
Original |
G680/G681 G680/G681 140ms G681L 1000mm OT-23-5 OT-23-5 G680LT1 CG680 | |
G680LT1
Abstract: G680 G680HT1 G681 G681LT1
|
Original |
G680/G681 G680/G681 G680L) G680H) G681L) 140ms 1000mm OT23-5 G680LT1 G680 G680HT1 G681 G681LT1 | |
G680LT1
Abstract: G680 G680HT1 G681 G681LT1 G680H
|
Original |
G680/G681 G680/G681 G680L) G680H) G681L) 140ms 1000mm OT23-5 G680LT1 G680 G680HT1 G681 G681LT1 G680H | |
G680LT1Uf
Abstract: G680LT1U G680LT1 sot-23-5 marking code G681 G680 UPS design Guide A1 MARKING SOT-23-5 reset IC sot23
|
Original |
G680/G681 G680/G681 G680L) G680H) G681L) 140ms OT-23-5 OT-23-5 G680LT1Uf G680LT1U G680LT1 sot-23-5 marking code G681 G680 UPS design Guide A1 MARKING SOT-23-5 reset IC sot23 | |
Contextual Info: Package Outlines M O LD ED D U A L IN-LINE P A C K A G E S PC-024 PC-024 Slim A ^ A /S A A A A A A A ft 24 ^ .206 “ l> D J. 12 'U U U U U U U U U U iJ iu j1 —•! - 4 0 6 MM. SEATING .180 •140 .226 ¿15 :=lw«mF4 j/c=^ s ^EfwvpwH1/' sHI 2 4-S MS—\ |
OCR Scan |
PC-024 PC-024 PC-028 PC-040 68-PLCC 44-PLCC P0001340 P0001150 CD005720 C0005710 | |
Contextual Info: HIGH-SPEED 8K x 9 DUAL-PORT IDT7015S/L STATIC RAM I n t e g r a t e d D e v iz e T e c h n o lo g y , l i e . FEATURES: • True Dual-Ported m em ory cells which allow sim ulta neous reads of the sam e m em ory location • H igh-speed access — M ilitary: 20/25/35ns max. |
OCR Scan |
IDT7015S/L 20/25/35ns 12/15/17/20/25/35ns IDT7015S IDT7015L IDT7015 MIL-STD-883, 80-pin PN80-1) 68-pin | |
Contextual Info: HIGH-SPEED 36K 4K x 9-BIT SYNCHRONOUS DUAL-PORT RAM PRELIMINARY IDT70914S Integ ra te d D evice Technology, Inc. FEATURES: DESCRIPTION: • High-speed clock-to-data output times — Military: 20/25ns (max.) — Commercial: 15/20/25ns (max.) • Low-power operation |
OCR Scan |
IDT70914S 20/25ns 15/20/25ns IDT70914S MIL-STD-883, 68-pin J68-1) G68-1) | |
Contextual Info: dt | ; HIGH-SPEED 16Kx 8 DUAL-PORT STATIC RAM IDT7006S/L In te g ra te d De v ic e T e ch n o lo g y, Inc. FEATURES: • • • True Dual-Ported m em ory cells w hich allow sim ulta neous access of the sam e m em ory location • H igh-speed access — M ilitary: 20/25/35/55/70ns max.) |
OCR Scan |
IDT7006S/L 20/25/35/55/70ns 15/17/20/25/35/55ns IDT7006S IDT7006L IDT7006 64-pin 68-pin | |
Contextual Info: HIGH-SPEED 16Kx 8 DUAL-PORT STATIC RAM IDT7006S/L Integrated Device Technology, Inc. M/S = L for BUSY input on Slave • Interrupt Flag • On-chip port arbitration logic • Full on-chip hardware support of semaphore signaling between ports • Fully asynchronous operation from either port |
OCR Scan |
IDT7006S/L 68-pin 45/55/70ns IDT7006 | |
Contextual Info: |9 | N a HIGH-SPEED 8K x 8 DUAL-PORT STATIC RAM w Éy IDT7005S/L Integrated Device Technology, Inc. • Interrupt Flag • On-chlp port arbitration logic • Full on-chip hardware support of semaphore signaling between ports • Fully asynchronous operation from either port |
OCR Scan |
IDT7005S/L 68-pin 64-pin MIL-STD-883, PN64-1) G68-1) | |
Contextual Info: HIGH-SPEED 8K x 9 DUAL-PORT STATIC RAM ydt IDT7015S/L Integrated De^/ice Technology, Inc. FEATURES: • True Dual-Ported m em ory cells w hich allow sim ulta neous access of the sam e m em ory location • H igh-speed access — M ilitary: 20/25/35ns max.) |
OCR Scan |
IDT7015S/L 20/25/35ns 12/15/17/20/25/35ns IDT7015S IDT7015L IDT7015 80-pin 68-pin | |
Contextual Info: bbE D INTEGRATE» DEVICE B 4ÔSS771 0015534 bMT « I D T CMOS SyncFlFO 256 X 18, 512 X 18,1024 x 18, 2048 x 18 and 4 096x18 ID T 7 2 2 0 5 L B ID T 7 2 2 1 5 L B ID T 7 2 2 2 5 L B ID T 7 2 2 3 5 L B ID T 7 2 2 4 5 L B Integrated Device Technology, Inc. |
OCR Scan |
SS771 096x18 18-bit 4A25771 0D12553 IL-STD-883, | |
Contextual Info: IDT72261 IDT72271 CMOS SUPERSYNC FIFO 16,384x9, 32,768x9 FEATURES: DESCRIPTION: • • • • • • The IDT72261/72271 are monolithic, CMOS, high capac ity, high speed, low power first-in, first-out FIFO memories with clocked read and write controls. These FIFOs are |
OCR Scan |
IDT72261 IDT72271 384x9, 768x9 IDT72261/72271 MIL-STD-883, | |
|
|||
Contextual Info: HIGH-SPEED 4K x 9 SYNCHRONOUS DUAL-PORT STATIC RAM PRELIMINARY IDT70914S In tegrated D e v ic e T e c h n o lo g y , Inc. FEATURES: DESCRIPTION: • H igh-speed clock-to-data output tim es — Military: 20/25ns max. — C om m ercial: 15/20/25ns (max.) • Low -power operation |
OCR Scan |
IDT70914S 20/25ns 15/20/25ns 68-pin J68-1 G68-1 80-pin | |
Contextual Info: PRELIMINARY IDT72V261 IDT72V271 CMOS SUPERSYNC FIFO 16,384x9, 32,768x9 FEATURES: • 3.3Volt operation saves 60 percent of power compared to the functionally compatible 5 Volt 72V261/72V271 family • 16,384 x 9-bit storage capacity IDT72261 • 32,768 x 9-bit storage capacity (IDT72271) |
OCR Scan |
IDT72V261 IDT72V271 384x9, 768x9 72V261/72V271 IDT72261) IDT72271) 72V261 72V271 | |
Contextual Info: HIGH-SPEED 8K x 9 DUAL-PORT M J IDT7015S/L STATIC RAM Integrated Device Technology, Inc. FEATURES: • True Dual-Ported memory cells which allow simulta neous reads of the same memory location • High-speed access — Military: 20/25/35ns max. — Commercial: 12/15/17/20/25/35ns (max.) |
OCR Scan |
IDT7015S/L 20/25/35ns 12/15/17/20/25/35ns 1DT7015S 750mW IDT70151Active: IDT7015 IDT7015/7016 DD2G634 | |
Contextual Info: HIGH-SPEED 32K x 8 DUAL-PORT STATIC RAM IDT7007S/L I n t e g r a te d D e v iz e T e c h n o lo g y , l i e . FEATURES: more using the M aster/Slave select when cascading more than one d evice • M/S = H for BUSY output flag on Master, M/S = L for BUSY input on Slave |
OCR Scan |
IDT7007S/L 68-pin 80-pin MIL-STD-883, PN80-1) G68-1) J68-1) | |
Contextual Info: HIGH-SPEED 1 6 K X 9 DUAL-PORT STATIC RAM ID T 7 0 1 6 S /L Features using the Master/Slave select when cascading more than * True Dual-Ported memory cells which allow sim ultaneous one d e v i c e _ reads of the sam e memory location M/S = V ih for B U S Y output flag on Master |
OCR Scan |
20125135ns 12/15/20/25/35ns IDT7016S 750mW IDT70161- 68-pin | |
Contextual Info: HIGH-SPEED 8K x 8 DUAL-PORT STATIC RAM IDT7005S/L In te g ra te d D e v ic e T ec h nology, In c . FEATURES: • Interrupt Flag • On-chip port arbitration logic • Full on-chip hardware support of semaphore signaling between ports • Fully asynchronous operation from either port |
OCR Scan |
IDT7005S/L 68-pin 45/55/70ns IDT7005 | |
A12L
Abstract: IDT7005 IDT7005L IDT7005S
|
Original |
IDT7005S/L 20/25/35/55/70ns 35/55ns 15/17/20/25/35/55ns IDT7005S 750mW IDT7005L 700mW IDT7005 A12L IDT7005L IDT7005S | |
RUB25
Abstract: IDT7133SA7LA
|
OCR Scan |
16-BIT) IDT7133SA7LA IDT7143SA/LA 35/45/55/70ns 25/35/45/55/70/ns IDT7133/43SA IDT7133/43LA 500mW IDT7133 IDT7143 RUB25 | |
LF 3.3vOLTContextual Info: PRELIMINARY IDT72V255 IDT72V265 3.3 VOLT CMOS SUPERSYN C FIFO 8,192x18,16,384x18 Integrated Device Technology, Inc. • Output enable puts data outputs into high impedance • High-performance submicron CMOS technology • Industrial temperature range -40°C to +85°C is avail |
OCR Scan |
192x18 384x18 IDT72V255 IDT72V265 18-bit IDT72V255) IDT72V265) 492-M PSC-4036 LF 3.3vOLT | |
02-Dl
Abstract: 72235 PGA 56C315 43536
|
OCR Scan |
72205L 72215L 72225L 72235L 72245L 18-bit 72205LB) 72215LB) 02-Dl 72235 PGA 56C315 43536 |