DSC67 Search Results
DSC67 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
82V3288
Abstract: BC208 transistor GR-1244-CORE GR-253-CORE IDT82V3288
|
Original |
IDT82V3288 BC208) BCG208) 82V3288 82V3288 BC208 transistor GR-1244-CORE GR-253-CORE IDT82V3288 | |
CSR 8510
Abstract: CSR 8510 a10 CSR 8510 v4 80KSBR200 v8 doorbell wireless doorbell 813 doorbell circuit working ADS1118 2322 156 philips doorbell
|
Original |
80KSBR200 IDT80KSBR200 IDT70K200. 72Mbit CSR 8510 CSR 8510 a10 CSR 8510 v4 80KSBR200 v8 doorbell wireless doorbell 813 doorbell circuit working ADS1118 2322 156 philips doorbell | |
DOT96Contextual Info: IDTCV146 PROGRAMMABLE FLEXPC CLOCK FOR P4 PROCESSOR COMMERCIAL TEMPERATURE RANGE IDTCV146 PROGRAMMABLE FLEXPC™ CLOCK FOR P4 PROCESSOR FEATURES: DESCRIPTION: • One high precision PLL for CPU, with SSC and N programmable • One high precision PLL for SRC/PCI/SATA, SSC and N programmable |
Original |
IDTCV146 96MHz/48MHz IDTCV146 200mV 133MHz 100MHz 48MHz DOT96 | |
CK410M
Abstract: CK409 CK410B DB400
|
Original |
IDTCV143 CV143 DB400 CK409, CK410/CK410M, CK410B CK410M CK409 CK410B | |
70P3337
Abstract: 70P3307
|
Original |
IDT70P3307 IDT70P3337 1024K/512K 1024K 233MHz, 250MHz 18/9Mb IDT70P3307/70P3337 70P3337 70P3307 | |
Contextual Info: IDT5T93GL02 2.5V LVDS 1:2 GLITCHLESS CLOCK BUFFER TERABUFFER II INDUSTRIAL TEMPERATURE RANGE 2.5V LVDS 1:2 GLITCHLESS CLOCK BUFFER TERABUFFER II DESCRIPTION: FEATURES: • • • • • • • • • • • IDT5T93GL02 The IDT5T93GL02 2.5V differential clock buffer is a user-selectable differential input to two LVDS outputs . The fanout from a differential input to two LVDS |
Original |
IDT5T93GL02 IDT5T93GL02 5T93GL02 | |
Contextual Info: IDT5T93GL101 2.5V LVDS 1:10 GLITCHLESS CLOCK BUFFER TERABUFFER II INDUSTRIAL TEMPERATURE RANGE 2.5V LVDS 1:10 GLITCHLESS CLOCK BUFFER TERABUFFER II FEATURES: • • • • • • • • • • • IDT5T93GL101 DESCRIPTION: Guaranteed Low Skew < 75ps max |
Original |
IDT5T93GL101 100ps 450MHz IDT5T93GL101 5T93GL101 | |
corelis JTAG CONNECTOR
Abstract: PCI-100 asset boundary scan "programmable clock" i2c JTAG CONNECTOR 5T9820NL corelis jtag corelis JTAG CONNECTOR parallel i2c programmable output regulator "Programmable Clock" 6 pin JTAG CONNECTOR
|
Original |
IDT5T98xx 10-pin 14-pin corelis JTAG CONNECTOR PCI-100 asset boundary scan "programmable clock" i2c JTAG CONNECTOR 5T9820NL corelis jtag corelis JTAG CONNECTOR parallel i2c programmable output regulator "Programmable Clock" 6 pin JTAG CONNECTOR | |
diode in40
Abstract: Diode Mark ON B14 Q127 xn13
|
Original |
IDT72P51767 IDT72P51777 IDT72P51767: IDT72P51777: acce72P51767 72P51777 drw79 diode in40 Diode Mark ON B14 Q127 xn13 | |
CK410
Abstract: CK409 CK410B DB1200G DSC67
|
Original |
IDTCV128 1-TO-12 CV128 DB1200G CK409, CK410/CK410M CK410B CK410 CK409 DSC67 | |
Contextual Info: 1.8V MULTI-QUEUE FLOW-CONTROL DEVICES 128 QUEUES 36 BIT WIDE CONFIGURATION 1,179,648 bits 2,359,296 bits 4,718,592 bits • FEATURES • • • • • • • • • Choose from among the following memory density options: IDT72P51749 Total Available Memory = 1,179,648 bits |
Original |
IDT72P51749 IDT72P51759 IDT72P51769 IDT72P51749 IDT72P51759 IDT72P51749: IDT72P51759: IDT72P51769: BB256-1) | |
Contextual Info: IDT5T93GL061 2.5V LVDS 1:6 GLITCHLESS CLOCK BUFFER TERABUFFER II INDUSTRIAL TEMPERATURE RANGE 2.5V LVDS 1:6 GLITCHLESS CLOCK BUFFER TERABUFFER II DESCRIPTION: FEATURES: • • • • • • • • • • • IDT5T93GL061 The IDT5T93GL061 2.5V differential clock buffer is a user-selectable |
Original |
IDT5T93GL061 100ps 450MHz IDT5T93GL061 5T93GL061 | |
Contextual Info: DUAL CHANNEL E1 SHORT HAUL LINE INTERFACE UNIT IDT82V2052E FEATURES: • • • • • Dual channel E1 short haul line interfaces Supports HPS Hitless Protection Switching for 1+1 protection without external relays Single 3.3 V power supply with 5 V tolerance on digital interfaces |
Original |
IDT82V2052E TBR12/13 Figure-32 82V2052E | |
Contextual Info: 1.8V MULTI-QUEUE FLOW-CONTROL DEVICES 8 QUEUES 36 BIT WIDE CONFIGURATION 589,824 bits 1,179,648 bits 2,359,296 bits 4,718,592 bits • FEATURES • • • • • • • • • Choose from among the following memory density options: IDT72P51339 Total Available Memory = 589,824 bits |
Original |
IDT72P51339 IDT72P51349 IDT72P51359 IDT72P51369 IDT72P51339: IDT72P51349: IDT72P51359: IDT72P51369: 72P51339 72P51349 | |
|
|||
Contextual Info: SINGLE CHANNEL T1/E1/J1 SHORT HAUL LINE INTERFACE UNIT IDT82V2041E FEATURES Single channel T1/E1/J1 short haul line interfaces Supports HPS Hitless Protection Switching for 1+1 protection without external relays Programmable T1/E1/J1 switchability allowing one bill of material for any line condition |
Original |
IDT82V2041E TBR12/13 IDT82P2816 PPG44) 82V2041E | |
Table-49
Abstract: IDT82V2041E TQFP44
|
Original |
IDT82V2041E TBR12/13 IDT82P2816 PPG44) 82V2041E Table-49 IDT82V2041E TQFP44 | |
IC-7031
Abstract: 82V2082 IDT82V2052E LP21 TQFP80
|
Original |
IDT82V2052E TBR12/13 CHARACTERISTICS69 82V2052E PNG80) IC-7031 82V2082 IDT82V2052E LP21 TQFP80 | |
GR-1244-CORE
Abstract: GR-253-CORE IDT82V3280 GR-1377-CORE 19.440 MHz TCXO
|
Original |
IDT82V3280 PN100) PNG100) DQ100) DQG100) 82V3280 GR-1244-CORE GR-253-CORE IDT82V3280 GR-1377-CORE 19.440 MHz TCXO | |
circuit diagram for automatic voltage regulator G
Abstract: GR-1244-CORE GR-253-CORE IDT82V3255
|
Original |
IDT82V3255 PPG64) DKG64) 82V3255 circuit diagram for automatic voltage regulator G GR-1244-CORE GR-253-CORE IDT82V3255 | |
XN07
Abstract: Q127 wd2m
|
Original |
IDT72P51767 IDT72P51777 IDT72P51767: IDT72P51777: drw79 XN07 Q127 wd2m | |
Contextual Info: IDT5T93GL101 2.5V LVDS 1:10 GLITCHLESS CLOCK BUFFER TERABUFFER II INDUSTRIAL TEMPERATURE RANGE 2.5V LVDS 1:10 GLITCHLESS CLOCK BUFFER TERABUFFER II FEATURES: • • • • • • • • • • • IDT5T93GL101 DESCRIPTION: Guaranteed Low Skew < 75ps max |
Original |
IDT5T93GL101 100ps 450MHz IDT5T93GL101 5T93GL101 | |
Contextual Info: IDT5T93GL061 2.5V LVDS 1:6 GLITCHLESS CLOCK BUFFER TERABUFFER II INDUSTRIAL TEMPERATURE RANGE 2.5V LVDS 1:6 GLITCHLESS CLOCK BUFFER TERABUFFER II DESCRIPTION: FEATURES: • • • • • • • • • • • IDT5T93GL061 The IDT5T93GL061 2.5V differential clock buffer is a user-selectable |
Original |
IDT5T93GL061 IDT5T93GL061 5T93GL061 | |
Contextual Info: 1.8V MULTI-QUEUE FLOW-CONTROL DEVICES 8 QUEUES 36 BIT WIDE CONFIGURATION 589,824 bits 1,179,648 bits 2,359,296 bits 4,718,592 bits • FEATURES • • • • • • • • • Choose from among the following memory density options: IDT72P51339 Total Available Memory = 589,824 bits |
Original |
IDT72P51339 IDT72P51349 IDT72P51359 IDT72P51369 IDT72P51339: IDT72P51349: IDT72P51359: IDT72P51369: 72P51339 72P51349 | |
LP21
Abstract: TQFP80 PULS12
|
Original |
IDT82V2042E TBR12/13 82V2042E LP21 TQFP80 PULS12 |