DQ12C Search Results
DQ12C Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: MICRON SEMICONDUCTOR INC b7E ]> • blllS^H DOQTSTb 122 ■ MRN ADVANCE MICRON 64K MT58LC64K18A6 18 SYNCHRONOUS SRAM 64K x 18 SRAM +3.3V SUPPLY, FULLY REGISTERED I/O AND LINEAR BURST COUNTER FEATURES • • • • • « • • • • • • • Fast access times: 7,10,12 and 15ns |
OCR Scan |
MT58LC64K18A6 MT58LC64K18A6EJ-10 MT56LC64K18A6 | |
Contextual Info: ML *««93 ADVANCE MICRON I 64K SEMICONDUCTOR. MC SYNCHRONOUS SRAM X MT58LC64K18C4 18 SYNCHRONOUS SRAM 6 4 K x 18 SRAM +3.3V SUPPLY, FULLY REGISTERED INPUTS AND OUTPUTS AND BURST COUNTER FEATURES • • • • • • • • • • • • • Fast access times: 7 ,1 0 ,1 2 and 15ns |
OCR Scan |
MT58LC64K18C4 486/Pentium MT58LC64K18C4EJ-10 LC64K16C4 C1993. | |
TAA 611 T12
Abstract: x48 chipset IDT72T6360 IDT72T6480 D25N3
|
Original |
128Mb 256Mb BB324) 72T6480 drw45 TAA 611 T12 x48 chipset IDT72T6360 IDT72T6480 D25N3 | |
Contextual Info: H Y 6 7 V 1 8 1 1 0 /1 1 1 64K X 18 Bit SYNCHRONOUS CMOS SRAM -HYUNDAI PRELIMINARY DESCRIPTION This device integrates high-speed 64K x18 SRAM core, address registers, data input registers, a 2-bit burst ad dress counter and Non-pipelined output. All synchronous inputs pass through registers controlled by a positiveedge triggered clock K . |
OCR Scan |
486/Pentium 20ns/25ns/30ns 40MHz 00DbP77 1DH04-11-MAY95 HY67V18110/111 HY67V18110C HY67V18111C | |
ida5Contextual Info: KM418C256B CMOS DRAM 256K x 18 Bit CM OS Dynamic RAM with Fast Page Mode DESCRIPTION This is a family of 262,144 x 18 bit Fast Page Mode CMOS DRAMs. Fast Page Mode offers high speed random access of memory cells within the same row. Access time -6, -7 or -8 , power consumption (Normal |
OCR Scan |
KM418C256B 256Kx18 ida5 | |
Contextual Info: 2.5V SEQUENTIAL FLOW-CONTROL DEVICE 36 BIT WIDE CONFIGURATION For use with 128Mb to 256Mb DDR SDRAM FEATURES • IDT Standard mode or FWFT mode of operation • Empty and full flags for monitoring memory status • Programmable Almost-Empty and Almost-Full flags, each flag |
Original |
128Mb 256Mb BB324) 72T6360 | |
Contextual Info: 2.5V SEQUENTIAL FLOW-CONTROL DEVICE 48 BIT WIDE CONFIGURATION For use with 128Mb to 256Mb DDR SDRAM • IDT Standard mode or FWFT mode of operation • Empty and full flags for monitoring memory status • Programmable Almost-Empty and Almost-Full flags, each flag |
Original |
128Mb 256Mb BB324) 72T6480 drw45 | |
TAA 611 T12
Abstract: 72T6480 BA1-B11 d25n3 BA0-C11 k4h561638f A11-C10 q35t Q35T1 A7D9
|
Original |
128Mb 256Mb drw44 BB324) 72T6480 drw45 TAA 611 T12 72T6480 BA1-B11 d25n3 BA0-C11 k4h561638f A11-C10 q35t Q35T1 A7D9 | |
Contextual Info: S G S -T H O M S O N D M a iC T G S tM O ! M 2 8 F 1 0 2 1 Megabit 64K x 16, Chip Erase FLASH MEMORY • FAST ACCESS TIME: 90ns ■ LOW POWER CONSUMPTION - Standby Current: 1OOpA Max ■ 10,000 ERASE/PROGRAM CYCLES ■ 12V PROGRAMMING VOLTAGE ■ TYPICAL BYTE PROGRAMMING TIME 10[is |
OCR Scan |
PLCC44 TSOP40 PLCC44 M28F102 | |
Contextual Info: JUL S 9 1983 ADVANCE llilll— p n M I MT58LC64K18A6 64Kx 18 SYNCHRONOUS SRAM SYNCHRONOUS 64K x 18 SRAM g n r tlV I + 3 -3V SUPPLY, FULLY REGISTERED I/O AND LINEAR BURST COUNTER QR AM FEATURES • • • • • • • • • • • • • Fast access times: 7,10,12 and 15ns |
OCR Scan |
MT58LC64K18A6 MT58LC64K18A6EJ-10 | |
Contextual Info: MICRON SEMICONDUCTOR INC b3E D • blllSM S 000057=5 T4 4 « U R N ADVANCE MICRON ■ 64K KMICOMDUCTOR MC SYNCHRONOUS SRAM M T58LC 64K 18F5 X 18 SYNCHRONOUS SRAM 64Kx 18 SRAM +3.3V SUPPLY, FULLY REGISTERED INPUTS AND LATCHED OUTPUTS FEATURES • • • • |
OCR Scan |
MT58LC64K18F5 MT58LC64K1IF5 C1993, | |
Contextual Info: SGS-THOMSON M27V402 R f f lD ^ [ llL liO T IjîO ll i LOW VOLTAGE _ 4 Megabit 256K x 16 UV EPROM and OTP EPROM PRELIMINARY DATA • LOW VOLTAGE READ OPERATION: 3V to 5.5V ■ FAST ACCESS TIME: 120ns ■ LOW POW ER ’’CMOS” CONSUMPTION: |
OCR Scan |
M27V402 120ns 24sec. M27V402 M27C4002 | |
Contextual Info: unir n «i nim ii i mui i iiiij.j.m u i.HHiHnj; MICRON TECHNOLOGY INC b lllS H T 3flE D QG0SÖ73 S • MRN ADVANCE T 'H L -2Z - H 16K x 16 SRAM SRAM WITH A D D R E SS / DATA INPUT LATCHES a FEATURES • • • • • • • • • PIN A SSIG N M EN T Top View) |
OCR Scan |
T-46-23-14 00G20Ã | |
Contextual Info: MICRON TECHNOLOGY INC 7 36E D • b l l l S M 11! 0 0 0 2 ^ 2 1 , pi h i i in11 jjgiy iip.j“1v .ut*. w j' i. w - mT Wjgri 1 HHRN ADVANCE 11 7 = V 6 > 2 3 -W 16K X 18 SRAM SYNCHRONOUS SRAM W ITH CLOCKED, REGISTERED INPUTS >V >.-. < FEATURES • • • • |
OCR Scan |
||
|
|||
72T6480
Abstract: dsc-6358 IDT72T6360 IDT72T6480 D2312
|
Original |
128Mb 256Mb 133MHz IDT72T6480 x48in x48out x24out x12out 72T6480 dsc-6358 IDT72T6360 IDT72T6480 D2312 | |
diagram power supply LG 32 lh 35 frContextual Info: ADVANCE M IC R O N MT58LC64K18B2 6 4 K x 18 SYNCHRONOUS SRAM I SYNCHRONOUS SRAM 64Kx 18 SRAM +3.3V SUPPLY WITH CLOCKED, REGISTERED INPUTS AND BURST COUNTER FEATURES • • • • • • • • • • • • Fast access times: 9 ,1 0 ,1 2 and 17ns Fast OE: 5 ,6 and 7ns |
OCR Scan |
MT58LC64K18B2 52-Pin DQ12A3. MT58LC64K18B2EJ-12 C64KI8 diagram power supply LG 32 lh 35 fr | |
Contextual Info: M I CR ON T E C H N O L O G Y INC 3 SE » • bill 5 4*1 ODDEflfl? S ■ M R N ? = V á ~ 2 l-l¿ J 16K X 18 SRAM SRAM WITH ADDRESS / DATA INPUT LATCHES FEATURES • • • • • • Fast access times: 15,17,20 and 25ns Fast output enable: 6,8 and 10ns |
OCR Scan |
52-pin T-46-23-14 | |
Contextual Info: • h ÉidMiuiilBHááttaSflÉ BflE D MICRON TECHNOLOGY INC b llIS H T G G O E Tll =i ■ MRN ADVANCE ÉtaB*6â*ù^ÂeeÂfcâi - uMMüff T4C-2Z-/< 16K X 16 SRAM SYNCHRONOUS SRAM W ITH CLOCKED, REGISTERED INPUTS FEATURES • • • • OPTIONS MARKING « Timing |
OCR Scan |
DQ12C DQ13C DQ14C 52-pin | |
IDT72T6360
Abstract: IDT72T6480 2x16Mb
|
Original |
128Mb 256Mb BB324) 72T6360 IDT72T6360 IDT72T6480 2x16Mb | |
Contextual Info: H Y 5 1 V 1 6 1 6 0 B “H Y U N D A I S e r ie s 1M x 16-bit CMOS DRAM with 2ÜÄ5 DESCRIPTION The HY51V16160B is the new generation and fast dynamic RAM organized 1,048,576 x 16-bit. The HY51V16160B utilizes Hyundai's CMOS silicon gate process technology as well as advanced circuit techniques |
OCR Scan |
16-bit HY51V16160B 16-bit. 42/42pin 11B3S 0083P31Q GDG47SÃ 1AD55-10-MAY95 | |
Contextual Info: 28F016SV 16-MBIT 1 MBIT x 16,2 MBIT x 8 FlashFileTM MEMORY • SmartVoltage Technology — User-Selectable 3.3V or 5V Vcc — User-Selectable 5V or 12V Vpp ■ 65 ns Access Time ■ 1 Million Erase Cycles per Block ■ 30.8 MB/sec Burst Write Transfer Rate |
OCR Scan |
28F016SV 16-MBIT 56-Lead 28F016SA, 28F008SA 28F008SA E28F016SV E28F106SV | |
72T63Contextual Info: 2.5V SEQUENTIAL FLOW-CONTROL DEVICE 36 BIT WIDE CONFIGURATION For use with 128Mb to 256Mb DDR SDRAM • IDT Standard mode or FWFT mode of operation • Empty and full flags for monitoring memory status • Programmable Almost-Empty and Almost-Full flags, each flag |
Original |
128Mb 256Mb BB324) 72T6360 72T63 | |
Contextual Info: •HYUNDAI H Y 6 7 1 6 1 1 0 /1 1 1 64K X 16 Bit SYNCHRONOUS CMOS SRAM PRELIMINARY DESCRIPTION This device integrates high-speed 64Kx16 SRAM core, address registers, data input registers, a 2-bit burst address counter and Non-pipelined output. All synchronous inputs pass through registers controlled by a |
OCR Scan |
64Kx16 486/Pentium 15ns/20ns/25ns 67MHz 1DH07-11-MAY95 HY6716110/111 HY6716110C | |
72T63Contextual Info: 2.5V SEQUENTIAL FLOW-CONTROL DEVICE 36 BIT WIDE CONFIGURATION For use with 128Mb to 256Mb DDR SDRAM • IDT Standard mode or FWFT mode of operation • Empty and full flags for monitoring memory status • Programmable Almost-Empty and Almost-Full flags, each flag |
Original |
128Mb 256Mb 166MHz IDT72T6360 x36in x36out x18out x18in 72T63 |