CORE FROM LIBERO Search Results
CORE FROM LIBERO Result Highlights (4)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
DS90CR483AVJDX/NOPB |
![]() |
48-bit LVDS channel link serializer with input clock support from 33 MHz to 112 MHz 100-TQFP -10 to 70 |
![]() |
![]() |
|
DS90CR484AVJDX/NOPB |
![]() |
48-bit LVDS channel link deserializer with input clock support from 33 MHz to 112 MHz 100-TQFP -10 to 70 |
![]() |
![]() |
|
DS90CR483AVJD/NOPB |
![]() |
48-bit LVDS channel link serializer with input clock support from 33 MHz to 112 MHz 100-TQFP -10 to 70 |
![]() |
![]() |
|
DS90CR484AVJD/NOPB |
![]() |
48-bit LVDS channel link deserializer with input clock support from 33 MHz to 112 MHz 100-TQFP -10 to 70 |
![]() |
![]() |
CORE FROM LIBERO Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: Advanced v0.1 IGLOOTMe Low-Power Flash FPGAs with Flash*FreezeTM Technology Features and Benefits Low Power • • • • • 1.2 V or 1.5 V Core Voltage for Low Power Supports Single-Voltage System Operation Low-Power Active FPGA Operation from 25 µW |
Original |
130-nm, 128-Bit | |
ProASIC3
Abstract: yc 409
|
Original |
130-nm, 128-Bit ProASIC3 yc 409 | |
verilog hdl code for matrix multiplication
Abstract: vhdl code for pipelined matrix multiplication vhdl code hamming verilog code for matrix multiplication vhdl code for matrix multiplication vhdl code hamming edac memory Core from Libero verilog code hamming hamming code FPGA vhdl coding for hamming code
|
Original |
AC319 verilog hdl code for matrix multiplication vhdl code for pipelined matrix multiplication vhdl code hamming verilog code for matrix multiplication vhdl code for matrix multiplication vhdl code hamming edac memory Core from Libero verilog code hamming hamming code FPGA vhdl coding for hamming code | |
vhdl code hamming
Abstract: vhdl coding for hamming code vhdl code for pipelined matrix multiplication vhdl code for matrix multiplication vhdl code hamming ecc parity ECC SEC-DED Hamming code SRAM verilog code for matrix multiplication SECDED RTAX2000S vhdl code SECDED
|
Original |
AC273 l011011101101 vhdl code hamming vhdl coding for hamming code vhdl code for pipelined matrix multiplication vhdl code for matrix multiplication vhdl code hamming ecc parity ECC SEC-DED Hamming code SRAM verilog code for matrix multiplication SECDED RTAX2000S vhdl code SECDED | |
Diode marking CODE R1KContextual Info: Advanced v0.4 IGLOO e Low-Power Flash FPGAs with Flash*Freeze Technology Features and Benefits Low Power • • • • • 1.2 V or 1.5 V Core Voltage for Low Power Supports Single-Voltage System Operation Low-Power Active FPGA Operation from 25 µW |
Original |
130-nm, 128-Bit Diode marking CODE R1K | |
Contextual Info: Advanced v0.3 IGLOO e Low-Power Flash FPGAs with Flash*Freeze Technology Features and Benefits Low Power • • • • • 1.2 V or 1.5 V Core Voltage for Low Power Supports Single-Voltage System Operation Low-Power Active FPGA Operation from 25 µW |
Original |
130-nm, 128-Bit | |
IO32PDB1V1
Abstract: IO283PDB7V1
|
Original |
130-nm, IO32PDB1V1 IO283PDB7V1 | |
IO32PDB1V1Contextual Info: IGLOOe Datasheet P ro du c t Br ie f 1 – IGLOO e Low-Power Flash FPGAs with Flash*Freeze Technology Features and Benefits Low Power • • • • • 1.2 V or 1.5 V Core Voltage for Low Power Supports Single-Voltage System Operation Low-Power Active FPGA Operation from 25 µW |
Original |
130-nm, 128-BiLE3000 IO250PDB6V2 IO250NDB6V2 IO246PDB6V1 IO247NDB6V1 IO247PDB6V1 IO249NPB6V1 IO245PDB6V1 IO253NDB6V2 IO32PDB1V1 | |
vhdl code for ARINC
Abstract: arinc 429 serial transmitter verilog code for 8 bit fifo register DD-03182 vhdl code for rs232 receiver vhdl code for rs232 receiver using fpga asynchronous fifo vhdl KEYPAD 4 X 4 verilog ARINC DEI1070
|
Original |
||
h5h5
Abstract: A3P060 APA075 AX125 AF-PHY-0017
|
Original |
af-phy0017 54-byte 53-byte 16-Bit 54-byteinal. h5h5 A3P060 APA075 AX125 AF-PHY-0017 | |
pro asic3
Abstract: QFN132 Signal Path Designer actel smart fusion
|
Original |
||
RTAX2000
Abstract: RT3PE600L 5V GTL33 vhdl code fro complex multiplication and addition ACT3 A1280A RTAX2000S RTAX-S library A1020A A3P1000 application notes A3P1000
|
Original |
||
STARTER* ACTEL nano
Abstract: bank card ic software AGLN250V2-ZVQG100 AGLN250ZVQG100 JP13 JP15 current measurement
|
Original |
AGLN250V2-ZVQG100 STARTER* ACTEL nano bank card ic software AGLN250V2-ZVQG100 AGLN250ZVQG100 JP13 JP15 current measurement | |
0xC704DD7B
Abstract: vhdl code for ARQ ProASIC3 crc 16 verilog cyclic redundancy check verilog source crc verilog code 16 bit IN SDLC PROTOCOL 80C152 APA150-STD CRC-16
|
Original |
80C152 0xC704DD7B vhdl code for ARQ ProASIC3 crc 16 verilog cyclic redundancy check verilog source crc verilog code 16 bit IN SDLC PROTOCOL APA150-STD CRC-16 | |
|
|||
Contextual Info: Application Note Context Save and Reload Introduction In power-critical applications, many systems store data their context to memory, suspend operation, or turn off components to reduce power. Once operation resumes, power and previously stored data are |
Original |
||
fpga 1553B
Abstract: 1553b VHDL MIL-STD-1553B FPGA Actel 1553b RT MIL-STD-1553B ACTEL FPGA vhdl code manchester encoder mil 1553b Core1553BRT v3.1 1553 VHDL manchester verilog decoder
|
Original |
Core1553BRT MIL-STD-1553B 1553B 1553B 1553BRT A54SX32A fpga 1553B 1553b VHDL MIL-STD-1553B FPGA Actel 1553b RT MIL-STD-1553B ACTEL FPGA vhdl code manchester encoder mil 1553b Core1553BRT v3.1 1553 VHDL manchester verilog decoder | |
GLC REGULATORContextual Info: Application Note Context Save and Reload Introduction In power-critical applications, many systems store data their context to memory, suspend operation, or turn off components to reduce power. Once operation resumes, power and previously stored data are |
Original |
||
16 BIT ALU design with verilog/vhdl code
Abstract: 8 BIT ALU design with verilog/vhdl code 32 BIT ALU design with verilog/vhdl code ahb master bfm ARM7 pin diagram d00000-d00040 ARM7 instruction set cycle timing summary 32 BIT ALU design with verilog/vhdl advantages of arm7 ARM7
|
Original |
||
mil-std-1553b SPECIFICATION
Abstract: manchester verilog decoder vhdl code manchester encoder 1553 VHDL AS5682 1553b VHDL fpga 1553B RT MIL-STD-1553B ACTEL FPGA verilog code parity A3P250
|
Original |
Core1553BRT-EBR mil-std-1553b SPECIFICATION manchester verilog decoder vhdl code manchester encoder 1553 VHDL AS5682 1553b VHDL fpga 1553B RT MIL-STD-1553B ACTEL FPGA verilog code parity A3P250 | |
Core1553BRM handbook
Abstract: 69151 summit Core1553BRM 1553 VHDL 1553b VHDL BP11 Dp11 RT MIL-STD-1553B ACTEL FPGA manchester verilog decoder 1553 SUmmit RT-751
|
Original |
Core1553BRM Core1553BRM handbook 69151 summit 1553 VHDL 1553b VHDL BP11 Dp11 RT MIL-STD-1553B ACTEL FPGA manchester verilog decoder 1553 SUmmit RT-751 | |
vhdl code for manchester decoder
Abstract: manchester verilog decoder MIL-HDBK-1553A 1553b VHDL 1553b bu-63147 fpga 1553B SA30L Verilog implementation of a Manchester Encoder/Decoder
|
Original |
MIL-STD-1553B Core1553BRT 1553B 1553BRT A54SX32A 1553B vhdl code for manchester decoder manchester verilog decoder MIL-HDBK-1553A 1553b VHDL bu-63147 fpga 1553B SA30L Verilog implementation of a Manchester Encoder/Decoder | |
Contextual Info: CorePCIF v4.0 Handbook Microsemi Corporation, Mountain View, CA 94043 2014 Microsemi Corporation. All rights reserved. Printed in the United States of America Part Number: 50200087-7 Release: February 2014 No part of this document may be copied or reproduced in any form or by any means without prior written |
Original |
||
1553b VHDL
Abstract: COREPCI EVALUATION BOARD CORE8051 111-507 A3P600 fpga 1553B vhdl code for DMA PAR64 rtax4000
|
Original |
||
Contextual Info: Core1553BRM v4.0 Handbook Microsemi Corporate Headquarters 2014 Microsemi Corporation. All rights reserved. Printed in the United States of America Part Number: 50200091-2 Release: January 2014 No part of this document may be copied or reproduced in any form or by any means without prior written consent of |
Original |
Core1553BRM |