CLOCK PULSE Search Results
CLOCK PULSE Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
SN74ABT337
Abstract: d358 D3589
|
OCR Scan |
SN74ABT337 300-mil SN74ABT337 d358 D3589 | |
f06fContextual Info: APPLICATION NOTE H8/300H SLP Series Clock Output Using RTC Clock Output Function Introduction The RTC clock output function is used to output a clock pulse from the RTC divided clock output pin TMOW . Target Device H8/38076R Contents 1. Specifications . 2 |
Original |
H8/300H H8/38076R REJ06B0420-0100/Rev f06f | |
Contextual Info: CDC330 CLOCK DRIVER WITH 3-STATE OUTPUTS SC AS329A - OCTOBER 1993 - REVISED MARCH 1994 Low Output Skew, Low Pulse Skew for Clock-Distribution and Clock-Generation Applications TTL-Compatible Inputs and Outputs Two Banks Distribute One Clock Input to Three Same-Frequency Clock Outputs |
OCR Scan |
CDC330 AS329A -32-mA 32-mA | |
MH89760
Abstract: MT8940 MT8941B MT8941BP1 MT8941BPR1 MT8976
|
Original |
MT8941B MT8941BP1 MT8941BPR1 MT8941BE1 MT8941B MH89760 MT8940 MT8941BP1 MT8941BPR1 MT8976 | |
Contextual Info: MT8941B Advanced T1/CEPT Digital Trunk PLL Data Sheet Features June 2008 • Provides T1 clock at 1.544 MHz locked to an 8 kHz reference clock frame pulse • Provides CEPT clock at 2.048 MHz and ST-BUS clock and timing signals locked to an internal or external 8 kHz reference clock |
Original |
MT8941B MT8941BP1 MT8941BPR1 MT8941BE1 | |
MT8941BContextual Info: MT8941B Advanced T1/CEPT Digital Trunk PLL Data Sheet Features July 2005 • Provides T1 clock at 1.544 MHz locked to an 8 kHz reference clock frame pulse • Provides CEPT clock at 2.048 MHz and ST-BUS clock and timing signals locked to an internal or external 8 kHz reference clock |
Original |
MT8941B MT8941BE MT8941BP MT8941BPR MT8941BP1 MT8941BPR1 MT8941BE1 | |
Contextual Info: CDC337 CLOCK DRIVER WITH 3-STATE OUTPUTS SCAS330- DECEMBER 1990- REVISED MARCH 1994 Low Output Skew, Low Pulse Skew for Clock-Distributlon and Clock-Generation Applications TTL-Compatible Inputs and CMOS-Compatible Outputs Distributes One Clock Input to Eight |
OCR Scan |
CDC337 SCAS330- -48-mA | |
Contextual Info: CDC341 1-LINE TO 8-LINE CLOCK DRIVER SCAS333A - DECEMBER 1992 - REVISED NOVEMBER 1995 Low Output Skew, Low Pulse Skew for Clock-Distrlbutlon and Clock-Generatlon Applications TTL-Compatible Inputs and Outputs [ 1 Distributes One Clock Input to Eight Outputs |
OCR Scan |
CDC341 SCAS333A -48-m 48-mA | |
LK A W01Contextual Info: RGB640 11.0 Pin Descriptions 11.1 Summary Description Number Video Reference Clock Input 1 External Video Clock Input 2 Auxiliary Reference Clock Input 1 Auxiliary PLL Output Clock Output 1 Divided Dot Clock Output 1 Serial Clock Output 1 Load Clock Input |
OCR Scan |
RGB640 ERJ3GVYJ132S ERJ3GVYJ102S 1206C681K3B05 0603X102K2B02 1206X103K2B02 LM385-1 LK A W01 | |
Contextual Info: CDC339 CLOCK DRIVER WITH 3-STATE OUTPUTS SCAS331 - DECEMBER 1 9 9 2 - REVISED MARCH 1994 * Low Output Skew, Low Pulse Skew for Clock-Distribution and Clock-Generation Applications * TTL-Compatlble Inputs and Outputs * Distributes One Clock Input to Eight Outputs |
OCR Scan |
CDC339 SCAS331 -48-mA 48-mA | |
Contextual Info: HD74AC107/HD74ACT107 Description with Separate Clear and Clock Pin Assignment The HD74AC107/HD74ACT107 dual JK master/ slave flip-flops have a separate clock for each flipflop. Inputs to the master section are controlled by the clock pulse. The clock pulse also regulates the |
OCR Scan |
HD74AC107/HD74ACT107 HD74AC107/HD74ACT107 24tal Dia112 T-90-20 | |
Contextual Info: DATA SHEET ICS580-01 ICS580-01 Glitch-Free Clock Multiplexer Glitch-Free Clock Multiplexer Description Features The ICS580-01 is a clock multiplexer mux designed to switch between two clock sources with no glitches or short pulses. The operation of the mux is controlled by |
Original |
ICS580-01 ICS580-01 16-pin 199707558G | |
CDC341Contextual Info: CDC341 1-LINE TO 8-LINE CLOCK DRIVER SCAS333 - DECEMBER 1992 - REVISED MARCH 1994 DB OR DW PACKAGE TOP VIEW Low Output Skew, Low Pulse Skew for Clock-Distribution and Clock-Generation Applications TTL-Compatible Inputs and Outputs Distributes One Clock Input to Eight |
OCR Scan |
CDC341 SCAS333 -48-mA 48-mA CDC341 | |
6A07
Abstract: IW4017B
|
Original |
IW4017B IW4017B 6A06--6A07 6A07 | |
|
|||
MC68302Contextual Info: March 20, 1997 5:12 pm 2 1 5A 2,3 1 Clock high to FC, address valid EXTAL to Clock delay Clock pulse width Cycle period tchadz tchfcadv tcd tcl,tch tcyc - 2 15 30 15 - 25 27 11 Table 1: 3 6 Clock high to Address, Data Hi-z tchafi 3 - 33MHz Max 4 7 Clock high to Address, FC invalid Minimum |
Original |
33MHz MC68302 | |
Contextual Info: CDC341 1-LINE TO 8-LINE CLOCK DRIVER SCAS333 - DECEMBER 1992 - REVISED MARCH 1994 Low Output Skew, Low Pulse Skew for Clock-Distribution and Clock-Generation Applications TTL-Compatible Inputs and Outputs Distributes One Clock Input to Eight Outputs Distributed V^c and Ground Pins Reduce |
OCR Scan |
CDC341 SCAS333 -48-mA 48-mA | |
MT8940
Abstract: MT8941B MT8941BE MT8941BP MT8941BP1 MT8941BPR MT8941BPR1 MT8976
|
Original |
MT8941B MT8941BE MT8941BP MT8941BPR MT8941BP1 MT8941BPR1 MT8940 MT8941B MT8941BE MT8941BP MT8976 | |
AN1545
Abstract: MPC9993 MPC99J93
|
Original |
MPC99J93 MPC99J93 199707558G AN1545 MPC9993 | |
IW4017BN
Abstract: IW4017B IW4017BD IW4017
|
Original |
IW4017B IW4017B IZ4017 IW4017BN IW4017BD IW4017 | |
Contextual Info: DATA SHEET MPC99J93 Freescale Semiconductor Technical Data Rev 3, 05/2005 MPC99J93 Intelligent Dynamic Clock Switch Intelligent Dynamic IDCS PLL Clock Driver Clock Switch MPC99J93 (IDCS) PLL Clock Driver The MPC99J93 is a PLL clock driver designed specifically for redundant clock |
Original |
MPC99J93 MPC99J93 32-Lead 199707558G | |
Contextual Info: Freescale Semiconductor Technical Data DATAMPC9993 SHEET Rev 3, 06/2005 Intelligent Dynamic Clock Switch Intelligent Dynamic Clock Switch IDCS PLL Clock Driver (IDCS) PLL Clock Driver MPC9993 MPC9993 The MPC9993 is a PLL clock driver designed specifically for redundant clock |
Original |
MPC9993 32-Lead MPC9993Pacific 199707558G | |
CDC351Contextual Info: CDC351 M INE TO 10-LINE CLOCK DRIVER WITH 3-STATE OUTPUTS SCAS339 - FEBRUARY 1994 - REVISED MARCH 1994 Low Output Skew, Low Pulse Skew for Clock-Distribution and Clock-Generation Applications Operates at 3.3 Vcc LVTTL-Compatible Inputs and Outputs Distributes One Clock Input to Ten Outputs |
OCR Scan |
CDC351 10-LINE SCAS339 -32-mA 32-mA 7526S CDC351 | |
AN1545
Abstract: MC88915 MPC9448 MPC9993
|
Original |
MPC9993 MPC9993 199707558G AN1545 MC88915 MPC9448 | |
45 MHz clock oscillator
Abstract: 4 MHz Oscillator crystal 4 pin 2 pin crystal oscillator 8 mhz crystal oscillator 42 MHz
|
OCR Scan |
SH7040 TI03D 45 MHz clock oscillator 4 MHz Oscillator crystal 4 pin 2 pin crystal oscillator 8 mhz crystal oscillator 42 MHz |