SCAS339 Search Results
SCAS339 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: SN74LVC126A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS SCAS339H – MARCH 1994 – REVISED OCTOBER 1998 D D D D D D D EPIC Enhanced-Performance Implanted CMOS Submicron Process ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V |
Original |
SN74LVC126A SCAS339H MIL-STD-883, ////roarer/root/data13/imaging/BIT. 08032000/TXII/08022000/sn74lvc126a SZZU001B, SDYU001M, SCAU001A, 14-PIN | |
lc126
Abstract: A115-A SN74LVC126A SN74LVC126AD SN74LVC126ADR SN74LVC126ARGYR LC126A
|
Original |
SN74LVC126A SCAS339P SN74LVC126A lc126 A115-A SN74LVC126AD SN74LVC126ADR SN74LVC126ARGYR LC126A | |
Contextual Info: SN74LVC126A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS SCAS339M – MARCH 1994 – REVISED JANUARY 2003 D 1 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4OE 4A 4Y 3OE 3A 3Y RGY PACKAGE TOP VIEW description/ordering information This quadruple bus buffer gate is designed for |
Original |
SN74LVC126A SCAS339M 000-V A114-A) A115-A) | |
LC126A
Abstract: LVC126A A115-A SN74LVC126A SN74LVC126AD SN74LVC126ADR SN74LVC126ARGYR
|
Original |
SN74LVC126A SCAS339O SN74LVC126A LC126A LVC126A A115-A SN74LVC126AD SN74LVC126ADR SN74LVC126ARGYR | |
Contextual Info: SN74LVC126A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS www.ti.com SCAS339Q – MARCH 1994 – REVISED JULY 2005 FEATURES • 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4OE 4A 4Y 3OE 3A 3Y RGY PACKAGE TOP VIEW 1A 1Y 2OE 2A 2Y DESCRIPTION/ORDERING INFORMATION |
Original |
SN74LVC126A SCAS339Q SN74LVC126A | |
lc126a
Abstract: A115-A SN74LVC126A SN74LVC126AD SN74LVC126ADR SN74LVC126ARGYR LVC126A SCAS339Q
|
Original |
SN74LVC126A SCAS339Q SN74LVC126A lc126a A115-A SN74LVC126AD SN74LVC126ADR SN74LVC126ARGYR LVC126A SCAS339Q | |
lc126A
Abstract: LC126
|
Original |
SN74LVC126A SCAS339Q 000-V A114-A) A115-A) lc126A LC126 | |
Contextual Info: SN74LVC126A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS www.ti.com SCAS339Q – MARCH 1994 – REVISED JULY 2005 FEATURES • 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4OE 4A 4Y 3OE 3A 3Y RGY PACKAGE TOP VIEW 1A 1Y 2OE 2A 2Y DESCRIPTION/ORDERING INFORMATION |
Original |
SN74LVC126A SCAS339Q 000-V A114-A) A115-A) | |
diagram Converter 24v to 12v
Abstract: SN74LVC126A SN74LVC126AD SN74LVC126ADR SN74LVC126ARGYR A115-A
|
Original |
SN74LVC126A SCAS339Q SN74LVC126A diagram Converter 24v to 12v SN74LVC126AD SN74LVC126ADR SN74LVC126ARGYR A115-A | |
SN74LVC126AContextual Info: SN74LVC126A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS SCAS339D – MARCH 1994 – REVISED JANUARY 1997 D D D D D D D EPIC Enhanced-Performance Implanted CMOS Submicron Process ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V |
Original |
SN74LVC126A SCAS339D MIL-STD-883, JESD-17 SN74LVC126A | |
Contextual Info: SN74LVC126A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS www.ti.com SCAS339Q – MARCH 1994 – REVISED JULY 2005 FEATURES • 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4OE 4A 4Y 3OE 3A 3Y RGY PACKAGE TOP VIEW 1A 1Y 2OE 2A 2Y DESCRIPTION/ORDERING INFORMATION |
Original |
SN74LVC126A SCAS339Q SN74LVC126A | |
Contextual Info: SN74LVC126A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS SCAS339E - MARCH I W • • • • • • • - REVISED JANUARY 1998 /" IS » D, DB, OR PW PACKAGE TOP VIEW EPIC"* (Enhanced-Performance Implanted CMOS) Submicron Process ESD Protection Exceeds 2000 V Per |
OCR Scan |
SN74LVC126A SCAS339E MIL-STD-883, JESD17 12ugh | |
Contextual Info: SN74LVC126A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS SCAS339D - MARCH 1994 - REVISED JANUARY 1997 • E P IC m E n h a nc e d- P e r f or m a nce Im pl ant ed CMOS S u b m i c r o n P r o c e s s • ESD Pr ot ec t i on E x c e ed s 2000 V Per MIL-STD-883, Me t h o d 3015; E x c e ed s 200 V |
OCR Scan |
SN74LVC126A SCAS339D MIL-STD-883, JESD-17 | |
Contextual Info: SN74LVC126A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS www.ti.com SCAS339Q – MARCH 1994 – REVISED JULY 2005 FEATURES • 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4OE 4A 4Y 3OE 3A 3Y RGY PACKAGE TOP VIEW 1A 1Y 2OE 2A 2Y DESCRIPTION/ORDERING INFORMATION |
Original |
SN74LVC126A SCAS339Q 000-V A114-A) A115-A) | |
|
|||
SN74LVC126AContextual Info: SN74LVC126A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS SCAS339H – MARCH 1994 – REVISED OCTOBER 1998 D D D D D D D EPIC Enhanced-Performance Implanted CMOS Submicron Process ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V |
Original |
SN74LVC126A SCAS339H MIL-STD-883, SN74LVC126A | |
Contextual Info: SN74LVC126 QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS SCAS339 - MARCH 1994 D, DB, OR PW PACKAGE TOP VIEW EPIC (Enhanced-Performance Implanted CMOS) Submicron Process Typical V q l p (Output Ground Bounce) < 0.8 V at Vc c = 3.3 V, TA = 25°C 10E [ 1 |
OCR Scan |
SN74LVC126 SCAS339 -12mA 1L1723 01DDUL3 | |
lvc126aContextual Info: SN74LVC126A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS SCAS339J – MARCH 1994 – REVISED MARCH 2002 D D D D D D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Inputs Accept Voltages to 5.5 V Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C |
Original |
SN74LVC126A SCAS339J 000-V A114-A) A115-A) lvc126a | |
A115-A
Abstract: SN74LVC126A SN74LVC126AD SN74LVC126ADR SN74LVC126ARGYR
|
Original |
SN74LVC126A SCAS339Q SN74LVC126A A115-A SN74LVC126AD SN74LVC126ADR SN74LVC126ARGYR | |
Contextual Info: SN74LVC126A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS www.ti.com SCAS339Q – MARCH 1994 – REVISED JULY 2005 FEATURES • 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4OE 4A 4Y 3OE 3A 3Y RGY PACKAGE TOP VIEW 1A 1Y 2OE 2A 2Y DESCRIPTION/ORDERING INFORMATION |
Original |
SN74LVC126A SCAS339Q 000-V A114-A) A115-A) | |
Contextual Info: SN74LVC126A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS www.ti.com SCAS339Q – MARCH 1994 – REVISED JULY 2005 FEATURES • 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4OE 4A 4Y 3OE 3A 3Y RGY PACKAGE TOP VIEW 1A 1Y 2OE 2A 2Y DESCRIPTION/ORDERING INFORMATION |
Original |
SN74LVC126A SCAS339Q 000-V A114-A) A115-A) scyb005 scym001 sgyn139 scba010 | |
A115-A
Abstract: SN74LVC126A SN74LVC126AD SN74LVC126ADR SN74LVC126ARGYR
|
Original |
SN74LVC126A SCAS339Q SN74LVC126A A115-A SN74LVC126AD SN74LVC126ADR SN74LVC126ARGYR | |
SN74LVC126Contextual Info: SN74LVC126 QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS SCAS339 - MARCH 1994 EPIC Enhanced-Performance Implanted CMOS Submicron Process D, DB, OR PW PACKAGE (TOP VIEW) Typical V q l p (Output Ground Bounce) < 0.8 V at Vc c = 3.3 V, TA = 25°C 10E [ 1 |
OCR Scan |
SN74LVC126 SCAS339 | |
Contextual Info: SN74LVC126A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS SCAS339M – MARCH 1994 – REVISED JANUARY 2003 D 1 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC 4OE 4A 4Y 3OE 3A 3Y RGY PACKAGE TOP VIEW description/ordering information This quadruple bus buffer gate is designed for |
Original |
SN74LVC126A SCAS339M 000-V A114-A) A115-A) | |
SN74LVC126AContextual Info: SN74LVC126A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS SCAS339D - MARCH 1994 - REVISED JANUARY 1997 • • • • D, DB, OR PW PACKAGE TOP VIEW EPIC (Enhanced-Performance Implanted CMOS) Submicron Process ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V |
OCR Scan |
SN74LVC126A SCAS339D MIL-STD-883, JESD-17 7526S |