ep910 programmer
Abstract: EP610 programmer EPLD EP610-25 EP1810 EP610-15 EP610-20 EP610-30 EP910 K925
Text: Classic EPLD Family May 1999, ver. 5 Features Data Sheet • ■ ■ ■ ■ ■ ■ ■ ■ ■ Complete device family with logic densities of 300 to 900 usable gates see Table 1 Device erasure and reprogramming with non-volatile EPROM configuration elements
|
Original
|
|
PDF
|
ep600i
Abstract: EP1800I EP610ILI-12 altera ep610 altera EP1810 EP1800 altera ep900i
Text: Classic EPLD Family June 1996, ver. 3 Features Data Sheet • ■ ■ ■ ■ ■ ■ ■ ■ ■ Complete device family with logic densities of up to 900 usable gates see Table 1 Device erasure and reprogramming with advanced, non-volatile EPROM configuration elements
|
Original
|
|
PDF
|
EP910dm
Abstract: EP910PC-30 EP910DC-40 EP1810LC-35 EP1810LC-20 EP610PC-15 Programming EP610DI-30 EP910JI-35 EP610IDC25 EP610SC-15
Text: Classic EPLD Family May 1999, ver. 5 Features Data Sheet • ■ ■ ■ ■ ■ ■ ■ ■ ■ Complete device family with logic densities of 300 to 900 usable gates see Table 1 Device erasure and reprogramming with non-volatile EPROM configuration elements
|
Original
|
EP610LC-15
EP610LC-25
EP610ILI-12
EP610PC-15
EP610PI-30
EP910dm
EP910PC-30
EP910DC-40
EP1810LC-35
EP1810LC-20
EP610PC-15 Programming
EP610DI-30
EP910JI-35
EP610IDC25
EP610SC-15
|
PDF
|
Altera EP1810
Abstract: EP1810 EP600I EP610 EP610-15 EP610-20 EP910 EP610 "pin compatible"
Text: Classic EPLD Family June 1996, ver. 3 Features Data Sheet • ■ ■ ■ ■ ■ ■ ■ ■ ■ Complete device family with logic densities of up to 900 usable gates see Table 1 Device erasure and reprogramming with advanced, non-volatile EPROM configuration elements
|
Original
|
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Classic EPLD Family January 1998, ver. 4 Features Data Sheet • ■ ■ ■ ■ ■ ■ ■ ■ ■ Complete device family with logic densities of 300 to 900 usable gates see Table 1 Device erasure and reprogramming with advanced, non-volatile EPROM configuration elements
|
Original
|
|
PDF
|
ep910 programmer
Abstract: EP610 EP610-15 48-macrocell EP1810 EP610-20 EP610-25 EP610-30 EP910 ep610 application
Text: Classic EPLD Family May 1999, ver. 5 Features Data Sheet • ■ ■ ■ ■ ■ ■ ■ ■ ■ Complete device family with logic densities of 300 to 900 usable gates see Table 1 Device erasure and reprogramming with non-volatile EPROM configuration elements
|
Original
|
|
PDF
|
Untitled
Abstract: No abstract text available
Text: ÆÎIMSSv Classic Contents Classic EPLD Family Data Sheet Features. 745 General
|
OCR Scan
|
EP1810
|
PDF
|
EP900ILC-50
Abstract: EP900IPC-50 EP900IDC-50 EP900IDC50 altera ep900 EP900IPC60 altera ep900i ep900ipc-60 intel 5C090 altera speed grade
Text: EP900I /ANlIs.nyA\ Classic EPLD March 1995, ver. 2 Data Sheet Supplement This data sheet supplement should be used together with the Classic Family Data Sheet. Features □ □ □ □ □ Formerly Intel's 5C090 device High-performance, 24-macrocell Classic EPLD
|
OCR Scan
|
EP900I
24-macrocell
EP910
40-pin
44-pin
DD04bbfi
EP900ILC-50
EP900IPC-50
EP900IDC-50
EP900IDC50
altera ep900
EP900IPC60
altera ep900i
ep900ipc-60
intel 5C090
altera speed grade
|
PDF
|
ep22v10
Abstract: EP1810 jedec
Text: Classic C o n te n ts March 1995 Classic EPLD Family Features. 333 General
|
OCR Scan
|
EP22V10
EP1810 jedec
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Classic C o n te n ts Classic EPLD Family Data Sheet Features. 421 General Description. 422
|
OCR Scan
|
EP1810
|
PDF
|
Untitled
Abstract: No abstract text available
Text: ¿sonisi Classic Contents J u n e 1996 Classic EPLD Family Data Sheet F eatures. 349 General Description. 350
|
OCR Scan
|
|
PDF
|
Untitled
Abstract: No abstract text available
Text: Classic EPLD Family June 1996, ver. 3 Features Data Sheet • ■ ■ ■ ■ ■ ■ ■ ■ Table 1. Classic Device Features Feature EP1810 900 300 450 16 24 48 Maximum user I/O pins 22 38 64 tp D n s 10 12 20 100 76.9 50 f CNT A-DS-CLASSIC-03 EP910 &
|
OCR Scan
|
|
PDF
|
sts37e
Abstract: EP600IPC-45 EP600IDC-45 EP600IPC-55 altera ep610 5c060 EP600IDM883B55 ep600ilc ep600i EP600IDC45
Text: EP600I Classic EPLD Data Sheet Supplement March 1995, ver. 2 This data sheet supplement should be used together with the Classic Family Data Sheet and the Altera Device Package Outlines Data Sheet in the current data book. Features ^ □ □ □ □ □ Formerly Intel's 5C060 device
|
OCR Scan
|
EP600I
5C060
16-macrocell
EP610
STS37E
EP600IPC-45
EP600IDC-45
EP600IPC-55
altera ep610
EP600IDM883B55
ep600ilc
EP600IDC45
|
PDF
|
EP600IPC-45
Abstract: 5962-8686401la ep600i Altera Classic EPLDs altera ep610
Text: ANbi^n^ EP600I Classic EPLD Data Sheet Supplement March 1995, ver. 2 This data sheet supplement should be used together with the Classic Family Data Sheet and the Altera Device Package Outlines Data Sheet in the current data book. Features ^ □ □ □ □
|
OCR Scan
|
EP600I
5C060
16-macrocell
EP610
EP600IPC-45
5962-8686401la
ep600i
Altera Classic EPLDs
altera ep610
|
PDF
|
|
Untitled
Abstract: No abstract text available
Text: EP610 EPLD Features High-performance, 16-macrocell Classic EPLD Combinatorial speeds with tPD as low as 10 ns Counter frequencies of up to 100 MHz Pipelined data rates of up to 125 MHz Programmable I/O architecture with up to 20 inputs or 16 outputs and 2 clock pins
|
OCR Scan
|
EP610
16-macrocell
EP610,
EP610I,
EP600I
24-pin
16-bit
|
PDF
|
Signal Path Designer
Abstract: No abstract text available
Text: Classic EPLD Family J a n u a ry 1998. ver. Features Data Sheet 4 * • ■ ■ ■ ■ ■ ■ ■ Table 1. Classic Device Features EP610 EP610I EP910 EP910I EP1810 300 450 900 Macrocells 16 24 48 Maximum user I/O pins 22 38 64 Feature Usable gates Altera Corporation
|
OCR Scan
|
|
PDF
|
C2657
Abstract: EPI810 K102-8 EP181B
Text: EP1810 EPLD Features • ■ ■ ■ ■ High-performance, 48-macrocell Classic EPLD Combinatorial speeds with tPD as fast as 20 ns - Counter frequencies of up to 50 MHz - Pipelined data rates of up to 62.5 MHz Programmable I/O architecture with up to 64 inputs or 48 outputs
|
OCR Scan
|
EP1810
48-macrocell
68-pin
C2657
EPI810
K102-8
EP181B
|
PDF
|
EP610-30
Abstract: EP610-35 EP610-25 EP610 EP610-15 EP610-20 EP6101-10 EP610I
Text: EP610 EPLD Features * • ■ ■ ■ ■ High-performance, 16-macrocell Classic EPLD Combinatorial speeds with tP D as fast as 10 ns Counter frequencies of up to 100 MHz Pipelined data rates of up to 125 MHz Programmable I/O architecture with up to 20 inputs or 16 outputs
|
OCR Scan
|
EP610
16-macrocell
EP610I
24-pin
28-pin
EP610
16-bit
EP610-30
EP610-35
EP610-25
EP610-15
EP610-20
EP6101-10
|
PDF
|
fxz 556
Abstract: EP6101-10 EP610 pipelined adder EP610-Z5 EP610-30 EP610-35 EP610-25 EP610-15 EP610-20
Text: EP6 1 0 EPLD High-performance, 16-macrocell Classic EPLD Combinatorial speeds with tPD as fast as 10 ns Counter frequencies of up to 100 MHz Pipelined data rates of up to 125 MHz Programmable I/O architecture with up to 20 inputs or 16 outputs and 2 clock pins
|
OCR Scan
|
16-macrocell
EP610
EP610I
24-pin
28-pin
16-bit
fxz 556
EP6101-10
pipelined adder
EP610-Z5
EP610-30
EP610-35
EP610-25
EP610-15
EP610-20
|
PDF
|
EP61Q-15
Abstract: EP61B EP610-30 EP610-35 EP610-25 EP610 EP610-15 EP610-20 EP6101-10 EP610I
Text: EP610 EPLD Features • ■ ■ ■ ■ ■ High-performance, 16-macrocell Classic EPLD Combinatorial speeds with tPD as fast as 10 ns Counter frequencies of up to 100 MHz Pipelined data rates of up to 125 MHz Programmable I/O architecture with up to 20 inputs or 16 outputs
|
OCR Scan
|
EP610
16-macrocell
EP610I
24-pin
28-pin
16-bit
EP61Q-15
EP61B
EP610-30
EP610-35
EP610-25
EP610-15
EP610-20
EP6101-10
|
PDF
|
altera ep900i
Abstract: IC MSI ADDER
Text: EP910 EPLD Features High-performance, 24-macrocell Classic EPLD Combinatorial speeds with tPD as low as 12 ns Counter frequencies of up to 76.9 MHz Pipelined data rates of up to 125 MHz Programmable I/O architecture with up to 36 inputs or 24 outputs EP910, EP910I, and EP900I devices that are pin-, function, and
|
OCR Scan
|
EP910
24-macrocell
EP910,
EP910I,
EP900I
44-pin
40-pin
24-bit
altera ep900i
IC MSI ADDER
|
PDF
|
Untitled
Abstract: No abstract text available
Text: EP1810 EPLD Features • ■ ■ ■ High-performance, 48-macrocell Classic EPLD Combinatorial speeds with t P D as fast as 20 ns Counter frequencies of up to 50 MHz Pipelined data rates of up to 62.5 MHz Programmable I/O architecture with up to 64 inputs or 48 outputs
|
OCR Scan
|
EP1810
48-macrocell
68-pin
|
PDF
|
Signal Path Designer
Abstract: No abstract text available
Text: Classic EPLD Family M ay 1999, ver. 5 Features Data Sheet • ■ ■ ■ ■ ■ ■ ■ ■ ■ Complete device family w ith logic densities of 300 to 900 usable gates see Table 1 Device erasure and reprogram m ing w ith non-volatile EPROM configuration elements
|
OCR Scan
|
|
PDF
|
EP610
Abstract: ep910 programmer TI EP610 EP610-25 EP1810 EP910 ALTERA MAX 5000 programming EP6101-10
Text: Classic EPLD Family January 1998. ver. 4 Features Data Sheet • ■ ■ ■ ■ ■ ■ ■ ■ ■ Complete device family w ith logic densities of 300 to 900 usable gates see Fable 1 Device erasure and reprogram m ing w ith advanced, non-volatile EPROM configuration elements
|
OCR Scan
|
EP1810
68-pin
EP610
ep910 programmer
TI EP610
EP610-25
EP910
ALTERA MAX 5000 programming
EP6101-10
|
PDF
|