Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    EP1S25B672C7 Search Results

    SF Impression Pixel

    EP1S25B672C7 Price and Stock

    Altera Corporation EP1S25B672C7

    IC FPGA 473 I/O 672BGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey EP1S25B672C7 Tray
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now
    Quest Components EP1S25B672C7 1
    • 1 $1989.5868
    • 10 $1989.5868
    • 100 $1989.5868
    • 1000 $1989.5868
    • 10000 $1989.5868
    Buy Now

    EP1S25B672C7 Datasheets (5)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    EP1S25B672C7 Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 473 I/O 672BGA Original PDF
    EP1S25B672C7 Altera Stratix FPGA 25K FBGA-672 Original PDF
    EP1S25B672C7 Altera Programmable Logic Device Original PDF
    EP1S25B672C7N Altera Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 473 I/O 672BGA Original PDF
    EP1S25B672C7N Altera Stratix FPGA 25K FBGA-672 Original PDF

    EP1S25B672C7 Datasheets Context Search

    Catalog Datasheet MFG & Type Document Tags PDF

    "Stratix IV" Package layout information

    Abstract: EP1S25F780C7 EP1S30F780C7 S-51005
    Text: Stratix Device Handbook, Volume 1 101 Innovation Drive San Jose, CA 95134 408 544-7000 http://www.altera.com S5V1-1.2 Copyright 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and


    Original
    EP1S80B956C6 EP1S80B956C7 EP1S80 EP1S80F1020C5 EP1S80F1508C6 EP1S80F1508C7 EP1S80* "Stratix IV" Package layout information EP1S25F780C7 EP1S30F780C7 S-51005 PDF

    EP1S25F780C7

    Abstract: EP1S30F780C7
    Text: Section I. Stratix Device Family Data Sheet This section provides designers with the data sheet specifications for Stratix devices. They contain feature definitions of the internal architecture, configuration and JTAG boundary-scan testing information, DC operating conditions, AC timing parameters, a reference to power


    Original
    EP1S80B956C6 EP1S80B956C7 EP1S80 EP1S80F1020C5 EP1S80F1508C6 EP1S80F1508C7 EP1S80* EP1S25F780C7 EP1S30F780C7 PDF

    EP1S40F780C5

    Abstract: EP1S25F780C7 EP1S30F780C7 ep1s20f484c6 EP1S20F484C7
    Text: Stratix December 2002, ver. 3.0 Introduction Preliminary Information Features. Data Sheet The StratixTM family of FPGAs is based on a 1.5-V, 0.13-µm, all-layer copper SRAM process, with densities up to 114,140 logic elements LEs and up to 10 Mbits of RAM. Stratix devices offer up to 28 digital signal


    Original
    420-MHz EP1S80B956C6 EP1S80B956C7 EP1S80 EP1S80F1020C5 EP1S80F1508C6 EP1S80F1508C7 EP1S80* EP1S40F780C5 EP1S25F780C7 EP1S30F780C7 ep1s20f484c6 EP1S20F484C7 PDF

    EP1S20F780C6

    Abstract: EP1S25F780C7 EP1S30F780C7 EP1S20F484C7 3104 303
    Text: Section I. Stratix Device Family Data Sheet This section provides designers with the data sheet specifications for Stratix devices. They contain feature definitions of the internal architecture, configuration and JTAG boundary-scan testing information, DC operating conditions, AC timing parameters, a reference to power


    Original
    EP1S20B672C6 EP1S20 EP1S20B672C7 EP1S20F484C5 EP1S20F484C6 EP1S20F484C7 EP1S20F672C6 EP1S20F672C7 EP1S20F780C6 EP1S25F780C7 EP1S30F780C7 3104 303 PDF

    EP1S25F780C7

    Abstract: EP1S30F780C7
    Text: Section I. Stratix Device Family Data Sheet This section provides designers with the data sheet specifications for Stratix devices. They contain feature definitions of the internal architecture, configuration and JTAG boundary-scan testing information, DC operating conditions, AC timing parameters, a reference to power


    Original
    EP1S80B956C6 EP1S80B956C7 EP1S80 EP1S80F1020C5 EP1S80F1508C6 EP1S80F1508C7 EP1S80* EP1S25F780C7 EP1S30F780C7 PDF

    M512K

    Abstract: EP1S25F780C7 EP1S30F780C7
    Text: Stratix February 2002, ver. 1.0 Introduction Preliminary Information Features. Data Sheet The Stratix family of programmable logic devices PLDs is based on a 1.5-V, 0.13-µm, all-layer copper SRAM process, with densities up to 114,140 logic elements (LEs) and up to 10 Mbits of RAM. Stratix devices


    Original
    420-MHz EP1S60 EP1S80 EP1S120F1923C6 EP1S120 EP1S120F1923C7 M512K EP1S25F780C7 EP1S30F780C7 PDF