Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    10B12B Search Results

    SF Impression Pixel

    10B12B Price and Stock

    Cornell Dubilier Electronics Inc AFK226M10B12B-F

    CAP ALUM 22UF 20% 10V SMD
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey AFK226M10B12B-F Bulk
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    Cornell Dubilier Electronics Inc AFK336M10B12B-F

    CAP ALUM 33UF 20% 10V SMD
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey AFK336M10B12B-F Bulk
    • 1 -
    • 10 -
    • 100 -
    • 1000 -
    • 10000 -
    Buy Now

    10B12B Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    LFX125B-03F256C

    Abstract: LFX1200EB-04F900I pin out lfx1200eb-04f900i LFX1200EB LFX125B-03FN256C LFX125EB-05F256C LFX125B-04F256C LFX125B-05FN256C LFX125B-03F516C LFX500EB
    Contextual Info: ispXPGA Device Datasheet June 2010 Select Devices Discontinued! Product Change Notifications PCNs have been issued to discontinue select devices in this data sheet. The original datasheet pages have not been modified and do not reflect those changes. Please refer to the table below for reference PCN and current product status.


    Original
    LFX125B LFX125C LFX200B LFX200C LFX125B-03F256C LFX125B-03FN256C LFX125B-04F256C LFX125B-04FN256C LFX125B-05F256C LFX125B-05FN256C LFX125B-03F256C LFX1200EB-04F900I pin out lfx1200eb-04f900i LFX1200EB LFX125B-03FN256C LFX125EB-05F256C LFX125B-04F256C LFX125B-05FN256C LFX125B-03F516C LFX500EB PDF

    lx64ev-3f100c

    Abstract: LX64V-3F100C 3F100 5f208c LX64V-3FN100 LX64EB-5F100C LX128EV-5FN208I LX128EV-5FN208C LX64B-3FN100C LX64B-5F100C
    Contextual Info: ispGDX2 Device Datasheet June 2010 Select Devices Discontinued! Product Change Notifications PCNs #09-10 has been issued to discontinue select devices in this data sheet. The original datasheet pages have not been modified and do not reflect those changes.


    Original
    LX64V LC64B LX64C LX128V LX128B LX128C LX256V LX256B LX64V-3F100C LX64V-3FN100C lx64ev-3f100c LX64V-3F100C 3F100 5f208c LX64V-3FN100 LX64EB-5F100C LX128EV-5FN208I LX128EV-5FN208C LX64B-3FN100C LX64B-5F100C PDF

    vhdl code for loop filter of digital PLL

    Abstract: vhdl code for clock and data recovery CDRPLL 8B10B vhdl code for All Digital PLL vhdl code direct digital synthesizer
    Contextual Info: Introduction to the sysHSI Block ispXPGA and ispGDX2 ™ ™ April 2003 Technical Note Introduction Embedding clocks into serial data streams is a popular technique in high-speed data communications systems applications. The embedded clock is recovered at the receiver by a Clock and Data Recovery CDR circuit. Source


    Original
    TN1020 vhdl code for loop filter of digital PLL vhdl code for clock and data recovery CDRPLL 8B10B vhdl code for All Digital PLL vhdl code direct digital synthesizer PDF

    vhdl code for loop filter of digital PLL

    Abstract: vhdl code for lvds driver vhdl code for clock and data recovery 8B10B 8B10B in serial communication CDRPLL TN1000 vhdl code for phase shift vhdl code for lvds receiver
    Contextual Info: sysHSI Block Usage Guidelines October 2003 Technical Note TN1020 Introduction As demand for bandwidth increases in this information-based society, communications systems with advanced technologies are emerging to meet such demand. Embedding clocks into serial data streams is a popular technique in high-speed data communications systems applications. The embedded clock is recovered at the receiver


    Original
    TN1020 10B12B 8B10B 1-800-LATTICE vhdl code for loop filter of digital PLL vhdl code for lvds driver vhdl code for clock and data recovery 8B10B in serial communication CDRPLL TN1000 vhdl code for phase shift vhdl code for lvds receiver PDF

    booth multiplier

    Abstract: 97p sped 16X1 16X2 LFX200B-03f256i e30 c15 100 12p
    Contextual Info: ispXPGA Family TM January 2004 Preliminary Data Sheet • Non-volatile, Infinitely Reconfigurable ■ Eight sysCLOCK Phase Locked Loops PLLs for Clock Management • Instant-on - Powers up in microseconds via on-chip E2CMOS based memory • No external configuration memory


    Original
    10MHz 320MHz 250ps 414Kb -04F256 -03F256I. TN1028) TN1003) TN1000) TN1026) booth multiplier 97p sped 16X1 16X2 LFX200B-03f256i e30 c15 100 12p PDF

    Contextual Info: LatticeECP3 Family Data Sheet DS1021 Version 02.1EA, February 2012 LatticeECP3 Family Data Sheet Introduction February 2012 Data Sheet DS1021 Features • Dedicated read/write levelling functionality • Dedicated gearing logic • Source synchronous standards support


    Original
    DS1021 DS1021 8b10b, 10-bit other3-17EA, 328-ball LatticeECP3-17EA, PDF

    Contextual Info: ispGDX2 Family Includes High, Performance t os -C w Lo “E” Series July 2004 Features • High Performance Bus Switching Preliminary Data Sheet ■ Two Options Available • High bandwidth – Up to 12.8 Gbps SERDES – Up to 38 Gbps (without SERDES)


    Original
    15x10) 360MHz LX128EV LX128EV-5F208I LX128EB LX128EB-5F208I LX128EC LX128EC-5F208I LX256EV LX256EV-5F484I PDF

    LX128EV-5FN208C

    Abstract: TN1003 759P
    Contextual Info: ispGDX2 Family Includes High, Performance t os -C w Lo “E-Series” September 2005 Features Data Sheet • Two Options Available • High-performance sysHSI standard part number • Low-cost, no sysHSI (“E-Series”) ■ High Performance Bus Switching


    Original
    15x10) 360MHz LX128EC LX128EC-5FN208I LX256EV LX256EV-5FN484I LX256EB LX256EB-5FN484I LX256EC LX256EC-5FN484I LX128EV-5FN208C TN1003 759P PDF

    Contextual Info: ispXPGA Evaluation Board User’s Guide October 2004 ebug02_02 Lattice Semiconductor ispXPGA Evaluation Board User’s Guide Introduction The ispXPGA Evaluation Board is a versatile platform that enables the user to program, evaluate, and de-bug a design for the Lattice ispXPGA architecture. The board features a 900-ball fpBGA ispXPGA device with SMA connectors for access to the device’s High Speed Interface sysHSI™ and other I/Os. Connectors are also available to


    Original
    ebug02 900-ball 20MHz PDF

    LFE3-17EA

    Abstract: LFE3-35EA-6FN484C DS1021 ECP3-35 ECP3-95 16x4-Bit convolution encoders LFE335EA6FN484C LFE3-35EA-8FN484C LFE3-95EA-6FN484C
    Contextual Info: LatticeECP3 Family Data Sheet DS1021 Version 01.9EA, July 2011 LatticeECP3 Family Data Sheet Introduction December 2010 Data Sheet DS1021 Features • Dedicated read/write levelling functionality • Dedicated gearing logic • Source synchronous standards support


    Original
    DS1021 DS1021 8b10b, 10-bit LatticeECP3-17EA 256-ball LatticeECP-35EA 256ball LFE3-17EA LFE3-35EA-6FN484C ECP3-35 ECP3-95 16x4-Bit convolution encoders LFE335EA6FN484C LFE3-35EA-8FN484C LFE3-95EA-6FN484C PDF

    Contextual Info: ispXPGA Family TM September 2003 Preliminary Data Sheet • Non-volatile, Infinitely Reconfigurable ■ Eight sysCLOCK Phase Locked Loops PLLs for Clock Management • Instant-on - Powers up in microseconds via on-chip E2CMOS based memory • No external configuration memory


    Original
    10MHz 320MHz 250ps -04F256 -03F256I. TN1028) TN1003) TN1000) TN1026) TN1020) PDF

    Contextual Info: LatticeECP3 Family Data Sheet DS1021 Version 02.5EA, February 2014 LatticeECP3 Family Data Sheet Introduction February 2012 Data Sheet DS1021 Features • Dedicated read/write levelling functionality • Dedicated gearing logic • Source synchronous standards support


    Original
    DS1021 DS1021 8b10b, 10-bit PDF

    8 bit alu in vhdl mini project report

    Abstract: DDR3 layout guidelines lfe3-17ea-6fn484c lfe3-35 LFE3-17EA-7FTN256C LFE3-17EA-6FTN256C HB1009 LFE3-70EA-6FN672C DDR3 layout LFE395
    Contextual Info: LatticeECP3 Family Handbook HB1009 Version 04.1, January 2012 LatticeECP3 Family Handbook Table of Contents January 2012 Section I. LatticeECP3 Family Data Sheet Introduction Features . 1-1


    Original
    HB1009 TN1176 TN1179 TN1189 TN1180 TN1178 8 bit alu in vhdl mini project report DDR3 layout guidelines lfe3-17ea-6fn484c lfe3-35 LFE3-17EA-7FTN256C LFE3-17EA-6FTN256C LFE3-70EA-6FN672C DDR3 layout LFE395 PDF

    10B12B

    Abstract: diode 019 b34 pic c15 100mv 12p LFX500EB-04FH516I
    Contextual Info: ispXPGA Family Includes High, Performance Low-Cost “E-Series” August 2004 • Non-volatile, Infinitely Reconfigurable • Microprocessor configuration interface • Program E2CMOS while operating from SRAM • Instant-on - Powers up in microseconds via


    Original
    10MHz 320MHz 250ps LFX1200EB-03FE680I LFX1200EC-03FE680I TN1028) TN1003) TN1000) TN1026) TN1020) 10B12B diode 019 b34 pic c15 100mv 12p LFX500EB-04FH516I PDF

    Contextual Info: SE C E U DA L R a T R A tt EN S ic e T HE EC IN E P FO T 3 F R O EA M R A TI O N LatticeECP3 Family Data Sheet Preliminary DS1021 Version 01.6, March 2010 LatticeECP3 Family Data Sheet Introduction November 2009 Preliminary Data Sheet DS1021 Features • Dedicated read/write levelling functionality


    Original
    DS1021 DS1021 LFE3-150EA LatticeECP3-70EA LatticeECP395EA LatticeECP3-95EA PDF

    fmcw generation

    Abstract: FMCW circuit DB9 db15 adf4159 EVAL-ADF4159EB1Z sd 4093 Rm2 tr1
    Contextual Info: Direct Modulation/Fast Waveform Generating 13 GHz Fractional-N Frequency Synthesizer ADF4159 Preliminary Technical Data FEATURES GENERAL DESCRIPTION RF bandwidth to 13 GHz High and low speed FMCW Ramps Generation 25-bit fixed modulus allows sub-hertz frequency resolution


    Original
    25-bit 110MHz ADF4159 MO-220-WGGD. 24-Lead CP-24-7) 12108-A PR10849-0-6/12 fmcw generation FMCW circuit DB9 db15 adf4159 EVAL-ADF4159EB1Z sd 4093 Rm2 tr1 PDF

    Contextual Info: ispXPGA Family TM July 2003 Preliminary Data Sheet • Non-volatile, Infinitely Reconfigurable ■ Eight sysCLOCK Phase Locked Loops PLLs for Clock Management • Instant-on - Powers up in microseconds via on-chip E2CMOS based memory • No external configuration memory


    Original
    10MHz 320MHz 250ps -04F256 -03F256I. TN1028) TN1003) TN1000) TN1026) TN1020) PDF

    Contextual Info: ispGDX2 Family Includes High, Performance t os -C w Lo “E-Series” September 2004 Features Data Sheet • Two Options Available • High-performance sysHSI standard part number • Low-cost, no sysHSI (“E-Series”) ■ High Performance Bus Switching


    Original
    15x10) 360MHz LX128EV LX128EV-5FN208I LX128EC LX128EC-5FN208I LX256EV LX256EV-5FN484I LX256EC LX256EC-5FN484I PDF

    Contextual Info: LatticeECP3 Family Handbook HB1009 Version 04.9, August 2012 LatticeECP3 Family Handbook Table of Contents August 2012 Section I. LatticeECP3 Family Data Sheet Introduction Features . 1-1


    Original
    HB1009 TN1177 TN1176 TN1178 TN1180 TN1169 PDF

    lattice ECP3 Pinouts files

    Contextual Info: LatticeECP3 Family Handbook HB1009 Version 04.7, June 2012 LatticeECP3 Family Handbook Table of Contents June 2012 Section I. LatticeECP3 Family Data Sheet Introduction Features . 1-1


    Original
    HB1009 TN1189 TN1177 TN1176 TN1178 lattice ECP3 Pinouts files PDF

    a4 81p

    Abstract: gsr 600
    Contextual Info: ispXPGA Family TM March 2003 Preliminary Data Sheet • Non-volatile, Infinitely Reconfigurable ■ Eight sysCLOCK Phase Locked Loops PLLs for Clock Management • Instant-on - Powers up in microseconds via on-chip E2CMOS based memory • No external configuration memory


    Original
    10MHz 320MHz 250ps 414Kb Perf3F900I LFX1200C-03F900I 1200K LFX1200B-04FE900C) LFX1200B-03FE900I) a4 81p gsr 600 PDF

    LFE3-35EA

    Abstract: serdes hdmi optical fibre LFE3-17EA-7FTN256C 8 bit alu in vhdl mini project report mini-lvds driver HDMI SWITCH SCHEMATIC DDR3 layout vhdl code for MIL 1553 lfe3-17ea-6fn484c LFE3-17EA6FN484C
    Contextual Info: LatticeECP3 Family Handbook HB1009 Version 04.0, December 2011 LatticeECP3 Family Handbook Table of Contents December 2011 Section I. LatticeECP3 Family Data Sheet Introduction Features . 1-1


    Original
    HB1009 TN1189 TN1176 TN1179 TN1180 LFE3-35EA serdes hdmi optical fibre LFE3-17EA-7FTN256C 8 bit alu in vhdl mini project report mini-lvds driver HDMI SWITCH SCHEMATIC DDR3 layout vhdl code for MIL 1553 lfe3-17ea-6fn484c LFE3-17EA6FN484C PDF

    LFE3-17EA-7FTN256C

    Abstract: lfe3-17ea-6fn484c vhdl code for lvds driver FTN256 BT 342 project mini-lvds driver LFE3-70EA-6FN672C LFE3-70EA6FN672C vhdl code for MIL 1553 LFE3-17EA6FN484C
    Contextual Info: LatticeECP3 Family Handbook HB1009 Version 03.7, September 2011 LatticeECP3 Family Handbook Table of Contents September 2011 Section I. LatticeECP3 Family Data Sheet Introduction Features . 1-1


    Original
    HB1009 TN1180 TN1178 TN1169 TN1189 TN1176 TN1179 LFE3-17EA-7FTN256C lfe3-17ea-6fn484c vhdl code for lvds driver FTN256 BT 342 project mini-lvds driver LFE3-70EA-6FN672C LFE3-70EA6FN672C vhdl code for MIL 1553 LFE3-17EA6FN484C PDF

    LFX200B-03f256i

    Abstract: B17B10
    Contextual Info: ispXPGA Family TM July 2003 Preliminary Data Sheet • Non-volatile, Infinitely Reconfigurable ■ Eight sysCLOCK Phase Locked Loops PLLs for Clock Management • Instant-on - Powers up in microseconds via on-chip E2CMOS based memory • No external configuration memory


    Original
    10MHz 320MHz 250ps 414Kb -04F256 -03F256I. TN1028) TN1003) TN1000) TN1026) LFX200B-03f256i B17B10 PDF