000227B Search Results
000227B Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: XL28C16A 2K X 8 CMOS Electrically Erasable PROM FEATURES PIN CONFIGURATION 24 Pin PDIP Type "P" Package • Fast Read Access Times — 100ns, 150ns, 200ns, 250ns ■ Low CMOS Power Consumption — 30mA active max. — 100jjA standby (max.) A7 Ae Ab A* a3 |
OCR Scan |
XL28C16A 100ns, 150ns, 200ns, 250ns 100jjA XLE28C16A) 000227b 7A2R014 | |
Contextual Info: * 9-BIT TTL-TO-ECL WITH TTL, ECL ENABLE SYNERGY SY10H600 SY100H600 SEMICONDUCTOR FEATURES DESCRIPTION • 9-bit ideal for byte-parity applications ■ Flow-through configuration ■ Extra TTL and ECL power/ground pins to minimize switching noise ■ ECL and TTL enable inputs |
OCR Scan |
SY10H600 SY100H600 SY10/100H600 28-lead SY10H600JC J28-1 SY10H600JCTR SY100H600JC | |
Contextual Info: SARA Chipset Technical Manual Segmentation SARA Hardware Description Chapter 3. Hardware Description 3.1 Segmentation SARA Hardware Description 3.1.1 Segmentation SARA Internal Block Description Figure 3-1 shows a block diagram of the Segmentation SARA chip. |
OCR Scan |
DDD23D1 | |
486 motherboard schematic
Abstract: 486dx2 pinouts 486DX2 486dx schematic 4021-A TL05A Super386 t187 T106B J7 CHIPS TECHNOLOGIES
|
OCR Scan |
DD02Bb3 ISA/486 00022LiM ISA/486â lt--36 GG024Ã 4025120-Pin 120-Pin 486 motherboard schematic 486dx2 pinouts 486DX2 486dx schematic 4021-A TL05A Super386 t187 T106B J7 CHIPS TECHNOLOGIES | |
4k51
Abstract: Flash SIMM 80 programmer
|
OCR Scan |
512Kx32 2x512Kx32 4x512Kx32 Time-120ns Time-10mS EDI7F32512CA120BNC EDI7F32512CA150BNC EDI7F232512CA120BNC EDI7F232512CA150BNC 4k51 Flash SIMM 80 programmer | |
AD7530
Abstract: AD7530JCWE AD7530JN AD7530KCWE AD7530KN AD7530LCWE AD7530LN AD7531 AD7531KQ T-5109
|
OCR Scan |
G2274 AD7530 AD7531 10ppm/Â AD7531. 16-lead AD7530JCWE AD7530JN AD7530KCWE AD7530KN AD7530LCWE AD7530LN AD7531KQ T-5109 | |
synergy series
Abstract: H600 SY100H600 SY10H600 SY10H600JC 10Hxxx
|
OCR Scan |
SY10H600 SY100H600 10Hxxx) 100Hxxx) MC10H/100H600 SY10/100H600 28-lead SY10H600JC J28-1 SY10H600JCTR synergy series H600 SY100H600 10Hxxx | |
R2501
Abstract: VE31 0002dB 450-0K1 450-10K0 r 2501
|
OCR Scan |
373113G 100Hz 10kHz 002dB/Â 20Vp-p GGG2277 450-0K1 450-3K55 55kHz R2501 VE31 0002dB 450-10K0 r 2501 | |
FFD 455
Abstract: CA2270 FFD11 CA-575 marking code FFD CA278 5b S34 SARA-S
|
OCR Scan |
00023Q1 FFD 455 CA2270 FFD11 CA-575 marking code FFD CA278 5b S34 SARA-S | |
Contextual Info: l o g i_ 7 c io 8 /io 9 128K x 8 Static RAM Low Power i c D E V IC E S IN C O R P O R A T E D FEATURES DESCRIPTION □ 128K x 8 Static RAM with Chip Select Powerdown, Output Enable □ Auto-Powerdown Design □ Advanced CMOS Technology □ High Speed — to 15 ns maximum |
OCR Scan |
L7C108/109) 108-L/109-L) MIL-STD-883, CY7C108/109, IDT710 24/71B024, MT5C1008, 226A/62L26A, CXK581020 32-pin | |
PT1301
Abstract: tca 780 ez 948 MARKING CODE 21L GR-253-CORE PM5355 LT ABN pT-1301
|
OCR Scan |
STS-12c PMC-941027 PMC-930527 PT1301 tca 780 ez 948 MARKING CODE 21L GR-253-CORE PM5355 LT ABN pT-1301 | |
Contextual Info: ICS2595 Ifcn Integrated Circuit Systems, Inc. User-Program m able Dual High-Perform ance Clock Generator Description Features The ICS2595 is a dual-PLL (phase-locked loop clock gener ator specifically designed for high-resolution, high-refresh rate, video applications. The video PLL generates any of 16 |
OCR Scan |
ICS2595 ICS2595 462S7S6 20-Pin 015x45 | |
Contextual Info: DIODE M O D U LE DD90F/KD90F UL;E76102 M Power Diode Module D D 9 0 F series are designed for various rectifier circuits. D D 9 0 F has two diode chips connected in series in 25 mm (linch) width package and the mounting base is electri cally isolated from elements for simple heatsink construction. |
OCR Scan |
DD90F/KD90F E76102 MSX10 B-117 000227b B-118 |