The recommended power-up sequence is to apply VCC before applying any input signals. This ensures that the internal bias circuitry is established before the PLL is enabled.
The loop filter component values depend on the desired PLL bandwidth, phase margin, and lock time. TI provides a PLL calculator tool to help with component selection. Additionally, the datasheet provides a general guideline for component selection.
The maximum input frequency is typically limited by the internal oscillator frequency, which is around 1 MHz. However, the PLL can track input frequencies up to 10 MHz with proper loop filter design and component selection.
To ensure the PLL locks to the correct frequency, ensure that the input signal is within the PLL's capture range, and the loop filter is properly designed. Additionally, the datasheet recommends using a pull-up resistor on the PD (phase detector) output to improve lock detection.
The PD output indicates the phase difference between the input signal and the VCO (voltage-controlled oscillator) output. It can be used to monitor the PLL's lock status or to implement a lock detect function.