Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    Part Img 74HC112PW-T datasheet by NXP Semiconductors

    • dual JK flip-flop with set and reset; negative-edge trigger - Description: Dual J-K Flip-Flop with Set and Reset; Negative-Edge Trigger ; F<sub>max</sub>: 66 MHz; Logic switching levels: CMOS ; Output drive capability: +/- 5.2 mA ; Power dissipation considerations: Low Power or Battery Applications ; Propagation delay: 17@5V ns; Voltage: 2.0-6.0 V
    • Original
    • Yes
    • Unknown
    • Obsolete
    • Find it at Findchips.com

    74HC112PW-T datasheet preview

    Price & Stock Powered by
    Supplyframe Tracking Pixel