XILINX KINTEX Search Results
XILINX KINTEX Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
TPS6508641RSKR |
![]() |
Configurable Multi-Rail PMIC for Xilinx MPSoCs and FPGAs 64-VQFN -40 to 85 |
![]() |
![]() |
|
TPS65086470RSKT |
![]() |
Configurable Multi-Rail PMIC for Xilinx MPSoCs and FPGAs 64-VQFN -40 to 85 |
![]() |
![]() |
|
TPS6508640RSKR |
![]() |
Configurable Multi-Rail PMIC for Xilinx MPSoCs and FPGAs 64-VQFN -40 to 85 |
![]() |
||
TPS6508640RSKT |
![]() |
Configurable Multi-Rail PMIC for Xilinx MPSoCs and FPGAs 64-VQFN -40 to 85 |
![]() |
![]() |
|
TPS65086401RSKR |
![]() |
Configurable Multi-Rail PMIC for Xilinx MPSoCs and FPGAs 64-VQFN -40 to 85 |
![]() |
XILINX KINTEX Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
alaska atx 250 p4
Abstract: DSP48A1 SP605
|
Original |
SP605 UG526 2002/96/EC 2002/95/EC 2006/95/EC, 2004/108/EC, alaska atx 250 p4 DSP48A1 | |
js28f256p
Abstract: s162d RGMII phy Xilinx MT4JSF6464HY-1G1
|
Original |
ML605 UG534 2002/96/EC 2002/95/EC 2006/95/EC, 2004/108/EC, js28f256p s162d RGMII phy Xilinx MT4JSF6464HY-1G1 | |
connector FMC
Abstract: connector FMC LPC samtec FMC LPC sp605 VITA-57 Samtec ASP header 12-pin VITA57 virtex-6 ML605 user guide UG537 ASP-134488-01
|
Original |
XM105 UG537 XM105. J17-F1 XM105 connector FMC connector FMC LPC samtec FMC LPC sp605 VITA-57 Samtec ASP header 12-pin VITA57 virtex-6 ML605 user guide UG537 ASP-134488-01 | |
fsp250-60
Abstract: alaska atx 250 p4
|
Original |
ML510 UG356 DS572, XAPP778, DS481, DS484, DS575, UG081, DS614, DS406, fsp250-60 alaska atx 250 p4 | |
Contextual Info: Virtex-5 LX FPGA Prototype Platform User Guide UG222 v1.1.1 March 21, 2011 P/N 0402510-03 Copyright 2006 – 2011 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners. |
Original |
UG222 UG191, UG196, DS100, DS202, UG190, UG193, UG192, UG195, | |
artix7 schematicContextual Info: Distributed Memory Generator v7.1 DS322 April 24, 2012 Product Specification Introduction LogiCORE IP Facts The Xilinx LogiCORE IP Distributed Memory Generator core uses Xilinx Synthesis Technology XST to create a variety of distributed memories. Core Specifics |
Original |
DS322 Zynq-7000, SRL16-based artix7 schematic | |
ISO 11898-1
Abstract: state machine axi 3 protocol ACFB
|
Original |
DS798 ZynqTM-70002 ISO 11898-1 state machine axi 3 protocol ACFB | |
SI570
Abstract: virtex-7 virtex7 Si571 Si598 Si5324 Spartan-6 FPGA Si5368 Si599 VIRTEX-6
|
Original |
Si53x, Si55x, Si57x, Si59x) 10MHz Si53x/7x Si55x) OC-48/192 Si5338 SI570 virtex-7 virtex7 Si571 Si598 Si5324 Spartan-6 FPGA Si5368 Si599 VIRTEX-6 | |
AMBA AXI4 verilog code
Abstract: ZYNQ-7000 BFM 20/ZYNQ-7000 BFM
|
Original |
DS824 AMBA AXI4 verilog code ZYNQ-7000 BFM 20/ZYNQ-7000 BFM | |
fpga cdma ip vhdl examples
Abstract: DS792 AMBA AXI4 stream specifications xc6vlx240t XPS Central DMA cdma system implementation fpga cdma by vhdl examples
|
Original |
DS792 fpga cdma ip vhdl examples AMBA AXI4 stream specifications xc6vlx240t XPS Central DMA cdma system implementation fpga cdma by vhdl examples | |
Contextual Info: Xilinx Design Tools: Installation and Licensing Guide Vivado Design Suite and ISE Design Suite UG798 v2012.2, v14.2 July 25, 2012 Notice of Disclaimer The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum |
Original |
UG798 v2012 | |
X485T
Abstract: AMBA AXI4 verilog code axi wrapper
|
Original |
UG631 v2012 X485T AMBA AXI4 verilog code axi wrapper | |
Contextual Info: Kintex-7 FPGA KC724 GTX Transceiver Characterization Board User Guide UG932 v2.1 December 13, 2013 The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL |
Original |
KC724 UG932 2002/96/EC 2002/95/EC 2006/95/EC, 2004/108/EC, KC724 | |
UG639Contextual Info: System Generator for DSP Getting Started Guide UG639 v 13.1 March 1, 2011 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the |
Original |
UG639 UG639 | |
|
|||
FBG676
Abstract: FFG1156
|
Original |
UG475 FBG676 FFG1156 | |
RAMB36E1
Abstract: RAMB18E1
|
Original |
UG473 64-bit 72-bit RAMB36E1 RAMB18E1 | |
Contextual Info: 7 Series FPGAs Clocking Resources User Guide UG472 v1.8 August 7, 2013 The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL |
Original |
UG472 5x36K DSP48 XC7A200T | |
Contextual Info: AMS101 Evaluation Card User Guide UG886 v1.3 November 6, 2013 DISCLAIMER The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL |
Original |
AMS101 UG886 2002/96/EC 2002/95/EC 2006/95/EC, 2004/108/EC, | |
7 Series FPGAs GTP Transceivers User Guide, UG482 v1.5Contextual Info: 7 Series FPGAs GTP Transceivers User Guide UG482 v1.6 August 28, 2013 Notice of Disclaimer The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available “AS IS” and with all faults, Xilinx hereby DISCLAIMS ALL |
Original |
UG482 7 Series FPGAs GTP Transceivers User Guide, UG482 v1.5 | |
PTD08D021W
Abstract: MT8JTF12864HZ-1G6G1 LVCMOS18 M88E1111 ADV7511KSTZ virtex 5 lcd display controller Marvell alaska 88E1111 ba37 diode
|
Original |
VC707 UG885 2002/96/EC 2002/95/EC 2006/95/EC, 2004/108/EC, PTD08D021W MT8JTF12864HZ-1G6G1 LVCMOS18 M88E1111 ADV7511KSTZ virtex 5 lcd display controller Marvell alaska 88E1111 ba37 diode | |
Contextual Info: 7 Series FPGAs SelectIO Resources User Guide UG471 v1.3 October 31, 2012 The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL |
Original |
UG471 | |
Contextual Info: Spartan-6 FPGA Clocking Resources User Guide UG382 v1.8 June 20, 2013 Notice of Disclaimer The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL |
Original |
UG382 | |
UG628Contextual Info: Spartan-6 FPGA Configuration User Guide UG380 v2.5 January 23, 2013 Notice of Disclaimer The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL |
Original |
UG380 UG628 | |
Contextual Info: CPLD I/O User Guide UG445 v1.2 January 14, 2014 R R DISCLAIMER The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL |
Original |
UG445 XAPP382) |