Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    XC5VLX330 Search Results

    SF Impression Pixel

    XC5VLX330 Price and Stock

    AMD XC5VLX330-1FF1760I

    IC FPGA 1200 I/O 1760FCBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC5VLX330-1FF1760I Tray 1
    • 1 $20495
    • 10 $20495
    • 100 $20495
    • 1000 $20495
    • 10000 $20495
    Buy Now

    AMD XC5VLX330-2FF1760C

    IC FPGA 1200 I/O 1760FCBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC5VLX330-2FF1760C Tray 1
    • 1 $18300
    • 10 $18300
    • 100 $18300
    • 1000 $18300
    • 10000 $18300
    Buy Now

    AMD XC5VLX330T-1FF1738I

    IC FPGA 960 I/O 1738FCBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC5VLX330T-1FF1738I Tray 1
    • 1 $30935
    • 10 $30935
    • 100 $30935
    • 1000 $30935
    • 10000 $30935
    Buy Now

    AMD XC5VLX330-1FFG1760C

    IC FPGA 1200 I/O 1760FCBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC5VLX330-1FFG1760C Tray 1
    • 1 $14640
    • 10 $14640
    • 100 $14640
    • 1000 $14640
    • 10000 $14640
    Buy Now

    AMD XC5VLX330-1FFG1760I

    IC FPGA 1200 I/O 1760FCBGA
    Distributors Part Package Stock Lead Time Min Order Qty Price Buy
    DigiKey XC5VLX330-1FFG1760I Tray 1
    • 1 $20495
    • 10 $20495
    • 100 $20495
    • 1000 $20495
    • 10000 $20495
    Buy Now

    XC5VLX330 Datasheets (12)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    XC5VLX330-1FF1760C Xilinx Virtex-5 Multi-Platform FPGAs, Package: 1FF1760C Original PDF
    XC5VLX330-1FF1760I Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 1200 I/O 1760FBGA Original PDF
    XC5VLX330-1FFG1760C Xilinx Virtex-5 Multi-Platform FPGAs, Package: 1FFG1760C Original PDF
    XC5VLX330-1FFG1760I Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 1200 I/O 1760FBGA Original PDF
    XC5VLX330-2FF1760C Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 1200 I/O 1760FBGA Original PDF
    XC5VLX330-2FFG1760C Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 1200 I/O 1760FBGA Original PDF
    XC5VLX330T-1FF1738C Xilinx Virtex-5 Multi-Platform FPGAs, Package: 1FF1738C Original PDF
    XC5VLX330T-1FF1738I Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 960 I/O 1738FCBGA Original PDF
    XC5VLX330T-1FFG1738C Xilinx Virtex-5 Multi-Platform FPGAs, Package: 1FFG1738C Original PDF
    XC5VLX330T-1FFG1738I Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 960 I/O 1738FCBGA Original PDF
    XC5VLX330T-2FF1738C Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 960 I/O 1738FCBGA Original PDF
    XC5VLX330T-2FFG1738C Xilinx Embedded - FPGAs (Field Programmable Gate Array), Integrated Circuits (ICs), IC FPGA 960 I/O 1738FCBGA Original PDF

    XC5VLX330 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    DESIGN AND IMPLEMENTATION 16-BIT BARREL SHIFTER

    Abstract: verilog code for barrel shifter kcpsm3 picoblaze kcpsm3 verilog code for 64 bit barrel shifter ML525 barrel shifter using verilog IMPLEMENTATION of 4-BIT LEFT SHIFT BARREL SHIFTER SFI-5 DS202
    Text: Application Note: Virtex-5 FPGAs R SERDES Framer Interface Level 5 Author: Ralf Krueger XAPP871 v1.0 February 28, 2008 Summary This application note describes the implementation of SERDES Framer Interface Level 5 (SFI-5) in a Virtex-5 XC5VLX330T FPGA. SFI-5 is a standard defined by the Optical


    Original
    PDF XAPP871 XC5VLX330T DESIGN AND IMPLEMENTATION 16-BIT BARREL SHIFTER verilog code for barrel shifter kcpsm3 picoblaze kcpsm3 verilog code for 64 bit barrel shifter ML525 barrel shifter using verilog IMPLEMENTATION of 4-BIT LEFT SHIFT BARREL SHIFTER SFI-5 DS202

    YL162

    Abstract: YU176 yu158 YU171 XL158 z80 vhdl YU162 z144 2x16Mb YU15
    Text: RealView LT-XC5VLX330 Logic Tile HBI-0172 User Guide Copyright 2007 ARM Limited. All rights reserved. ARM DUI 0365B RealView LT-XC5VLX330 User Guide Copyright © 2007 ARM Limited. All rights reserved. Release Information Change History Date Issue Confidentiality


    Original
    PDF LT-XC5VLX330 HBI-0172 0365B YL162 YU176 yu158 YU171 XL158 z80 vhdl YU162 z144 2x16Mb YU15

    XC5VLX50T-1FFG665C

    Abstract: ff1156 VIRTEX-5 DDR2 controller FFG1156 VIRTEX-5 DDR PHY Virtex-5 Ethernet development Virtex-5 LXT Ethernet DSP48E SRL16 XC5VLX220
    Text: R DS100 v5.0 February 6, 2009 Virtex-5 Family Overview Product Specification General Description The Virtex -5 family provides the newest most powerful features in the FPGA market. Using the second generation ASMBL (Advanced Silicon Modular Block) column-based architecture, the Virtex-5 family contains five distinct platforms (sub-families), the most choice


    Original
    PDF DS100 36-Kbit UG197) UG200) UG194) XC5VLX50T-1FFG665C ff1156 VIRTEX-5 DDR2 controller FFG1156 VIRTEX-5 DDR PHY Virtex-5 Ethernet development Virtex-5 LXT Ethernet DSP48E SRL16 XC5VLX220

    M25PXX

    Abstract: x95108 simple spi flash spi flash spi In Circuit Serial Programming NUMONYX xilinx spi virtex 5 M25P application note M25PE spi flash m25pxx spi flash spartan 6
    Text: ’ Application Note: Spartan-3E and Virtex-5 FPGAs R XAPP951 v1.2 January 29, 2009 Summary Configuring Xilinx FPGAs with SPI Serial Flash Author: Stephanie Tapp This application note discusses the Serial Peripheral Interface (SPI) configuration mode introduced in the Virtex -5 and Spartan®-3E FPGA families. The required connections to


    Original
    PDF XAPP951 M25PXX x95108 simple spi flash spi flash spi In Circuit Serial Programming NUMONYX xilinx spi virtex 5 M25P application note M25PE spi flash m25pxx spi flash spartan 6

    qfn 3x3 tray dimension

    Abstract: XCDAISY BFG95 XC5VLX330T-1FF1738I pcb footprint FS48, and FSG48 WS609 jedec so8 Wire bond gap XC3S400AN-4FG400I FFG676 XC4VLX25 cmos 668 fcbga
    Text: Device Package User Guide [Guide Subtitle] [optional] UG112 v3.5 November 6, 2009 [optional] R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG112 UG072, UG075, XAPP427, qfn 3x3 tray dimension XCDAISY BFG95 XC5VLX330T-1FF1738I pcb footprint FS48, and FSG48 WS609 jedec so8 Wire bond gap XC3S400AN-4FG400I FFG676 XC4VLX25 cmos 668 fcbga

    Numonyx StrataFlash JS28F256P30

    Abstract: JS28F256P30 28f256p30 Numonyx 28f256p30 JS28F256P30T NUMONYX xilinx bpi 28F256P Numonyx P30 XAPP973 Numonyx
    Text: Application Note: Virtex-5 FPGAs R XAPP973 v1.4 March 8, 2010 Summary Indirect Programming of BPI PROMs with Virtex-5 FPGAs Author: Stephanie Tapp Virtex -5 FPGAs and ISE® software support configuration from and programming of industrystandard, parallel NOR flash memory (BPI PROMs). Industry standard BPI PROMs are an


    Original
    PDF XAPP973 Numonyx StrataFlash JS28F256P30 JS28F256P30 28f256p30 Numonyx 28f256p30 JS28F256P30T NUMONYX xilinx bpi 28F256P Numonyx P30 XAPP973 Numonyx

    intel FPGA

    Abstract: xc5vlx330 ARM7EJ-S
    Text: The ARM RealView® family of feature rich development boards provides an excellent environment for prototyping system -on-chip designs. Through a range of plug-in options, hardware and software applications can be developed and debugged. The high performance Versatile family enhances the end-user experience for


    Original
    PDF LT-XC5VLX330+ intel FPGA xc5vlx330 ARM7EJ-S

    XC5VLX330

    Abstract: virtex 5 fpga utilization
    Text: Technical Brief Results for oc_or1k OpenCore Design In Figure 1, the Y-axis shows the fMAX achieved on Altera Stratix® III FPGAs and the nearest competing device. The x-axis shows the number of cores stamped for the oc_or1k OpenCore design. To increase the design size and


    Original
    PDF EP3SL340 XC5VLX330 XC5VLX330 virtex 5 fpga utilization

    XC5VLX330

    Abstract: No abstract text available
    Text: Technical Brief Results for oc_ethernet OpenCore Design In Figure 1, the Y-axis shows the fMAX achieved on Altera Stratix® III FPGAs and the nearest competing device. The x-axis shows the number of cores stamped for the oc_ethernet OpenCore design. To increase the design size and


    Original
    PDF EP3SL340 XC5VLX330 XC5VLX330

    Virtex-5 LX50T

    Abstract: SVF pcf VIRTEX-5 FX70T VIRTEX-5 LX110 FPGA Virtex 6 pin configuration Virtex 5 CF Virtex-5 LX50 DSP48E UG191 XC5VLX220
    Text: Virtex-5 FPGA Configuration User Guide User Guide [optional] UG191 v3.7 June 24, 2009 [optional] R R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG191 Virtex-5 LX50T SVF pcf VIRTEX-5 FX70T VIRTEX-5 LX110 FPGA Virtex 6 pin configuration Virtex 5 CF Virtex-5 LX50 DSP48E UG191 XC5VLX220

    ff1136

    Abstract: FF665 UG203 ff676 xc5vlx20t-ff323 capacitor package DSP48E FF1153 FF1156 FF1759
    Text: Virtex-5 FPGA PCB Designer’s Guide UG203 v1.4 April 20, 2009 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG203 ff1136 FF665 UG203 ff676 xc5vlx20t-ff323 capacitor package DSP48E FF1153 FF1156 FF1759

    ug196

    Abstract: johnson tiles GTX tile oversampling recovered clock XC5VLX30T-FF323 aurora GTX ROSENBERGER XC5VSX50TFF665 2F-15 UCF virtex-4 BLM15HB221SN1
    Text: Virtex-5 FPGA RocketIO GTP Transceiver User Guide UG196 v2.0 June 10, 2009 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG196 ug196 johnson tiles GTX tile oversampling recovered clock XC5VLX30T-FF323 aurora GTX ROSENBERGER XC5VSX50TFF665 2F-15 UCF virtex-4 BLM15HB221SN1

    Untitled

    Abstract: No abstract text available
    Text: ML52x User Guide Virtex-5 FPGA RocketIO Characterization Platform UG225 v2.1 August 4, 2010 R 0402527-03 R Xilinx is disclosing this user guide, manual, release note, and/or specification (the “Documentation”) to you solely for use in the development


    Original
    PDF ML52x UG225 DS080, UG091, UG190, UG196, UG198,

    RTL 8188

    Abstract: RAMB18SDP RAMB36 UG190 XC5VLX XC5VLX220T XC5VLX85T RAM32X1D SRLC32E xilinx jtag cable spartan 3
    Text: Virtex-5 FPGA User Guide UG190 v5.2 November 5, 2009 Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF UG190 SSTL18 RTL 8188 RAMB18SDP RAMB36 UG190 XC5VLX XC5VLX220T XC5VLX85T RAM32X1D SRLC32E xilinx jtag cable spartan 3

    four way traffic light controller vhdl coding

    Abstract: vhdl code Wallace tree multiplier block diagram baugh-wooley multiplier vhdl code for Wallace tree multiplier vhdl code for traffic light control 8051 project on traffic light controller COOLRUNNER-II ucf file tq144 baugh-wooley multiplier verilog vhdl code manchester encoder traffic light controller vhdl coding
    Text: Programmable Logic Design Quick Start Handbook R R Xilinx is disclosing this Document and Intellectual Property hereinafter “the Design” to you for use in the development of designs to operate on, or interface with Xilinx FPGAs. Except as stated herein, none of the Design may be copied, reproduced, distributed, republished,


    Original
    PDF

    J132 regulator

    Abstract: ML525 VIRTEX-5 DDR2 pcb design J135 ff1136 ML523 am2 SOCKET PIN LAYOUT diode ak38 e48 connector ESD Pushbutton data sheet
    Text: ML52x User Guide Virtex-5 FPGA RocketIO Characterization Platform UG225 v2.0 April 17, 2008 R 0402527-03 R Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the


    Original
    PDF ML52x UG225 DS080, UG091, UG190, UG196, UG198, J132 regulator ML525 VIRTEX-5 DDR2 pcb design J135 ff1136 ML523 am2 SOCKET PIN LAYOUT diode ak38 e48 connector ESD Pushbutton data sheet

    XC6VLX130T

    Abstract: XC6VLX195T XC5VL110T XC5VL155T PCI33 XC6VLX240T XC5vfx70t XC5VL330T XC4VSX35 ff1156
    Text: XI LI NX VI RTEX -6 FAM I LY FPGAS Virtex-6 LXT FPGAs Virtex-6 SXT FPGAs Optimized for High-Performance Logic and DSP with Low-Power Serial Connectivity 1.0 Volt, 0.9 Volt Part Number EasyPath FPGA Cost Reduction Solutions(1) Logic Resources XC6VLX760T


    Original
    PDF XC6VLX75T XC6VLX130T XC6VLX195T XC6VLX240T XC6VLX365T XC6VLX550T XC6VLX760T XC6VSX315T XC6VSX475T XC6VHX250T XC6VLX130T XC6VLX195T XC5VL110T XC5VL155T PCI33 XC6VLX240T XC5vfx70t XC5VL330T XC4VSX35 ff1156

    VIRTEX-5 DDR2 pcb design

    Abstract: 16 channel synchronous lvds ADC interface xilinx virtex5 XC5VLX50 FFG676 VIRTEX-5 DDR2 controller GTP ethernet XC5VFX70 ug195 XC5VFX130T
    Text: R DS100 v4.2 May 7, 2008 Virtex-5 Family Overview Advance Product Specification General Description The Virtex -5 family provides the newest most powerful features in the FPGA market. Using the second generation ASMBL (Advanced Silicon Modular Block) column-based architecture, the Virtex-5 family contains four distinct platforms (sub-families), the most choice


    Original
    PDF DS100 36-Kbit UG193) DSP48E UG191) UG195) VIRTEX-5 DDR2 pcb design 16 channel synchronous lvds ADC interface xilinx virtex5 XC5VLX50 FFG676 VIRTEX-5 DDR2 controller GTP ethernet XC5VFX70 ug195 XC5VFX130T

    XCF04S

    Abstract: xcf16pfs XCF32P-VOG48 XCF02S RELIABILITY REPORT 48-pin TSOP Package VO48 Xilinx Spartan-II 2.5V FPGA Family FSG48 XCF02S pcb
    Text: 47 Platform Flash In-System Programmable Configuration PROMs R DS123 v2.13.1 April 3, 2008 Product Specification Features • In-System Programmable PROMs for Configuration of Xilinx FPGAs • ♦ 3.3V Supply Voltage Low-Power Advanced CMOS NOR Flash Process


    Original
    PDF DS123 XCF04S xcf16pfs XCF32P-VOG48 XCF02S RELIABILITY REPORT 48-pin TSOP Package VO48 Xilinx Spartan-II 2.5V FPGA Family FSG48 XCF02S pcb

    xc5vlx110t models

    Abstract: XC5VLX110T-FF1738 XC5VSX35T XC5VLX85T FF1760
    Text: Virtex-5 Data Sheet: DC and Switching Characteristics R DS202 v3.4 July 26, 2007 Advance Product Specification Virtex-5 Electrical Characteristics Virtex -5 FPGAs are available in -3, -2, -1 speed grades, with -3 having the highest performance. Virtex-5 DC and AC characteristics are specified for both


    Original
    PDF DS202 xc5vlx110t models XC5VLX110T-FF1738 XC5VSX35T XC5VLX85T FF1760

    R 804

    Abstract: XC5VFX70
    Text: Virtex-5 FPGA Data Sheet: DC and Switching Characteristics R DS202 v4.9 December 19, 2008 Advance Product Specification Virtex-5 FPGA Electrical Characteristics Virtex -5 FPGAs are available in -3, -2, -1 speed grades, with -3 having the highest performance. Virtex-5 FPGA DC


    Original
    PDF DS202 R 804 XC5VFX70

    XC3S250E design guide

    Abstract: csb 485 E2
    Text: <BL Blue> R DS123 v2.11 February 1, 2007 Platform Flash In-System Programmable Configuration PROMs Product Specification Features • • In-System Programmable PROMs for Configuration of Xilinx FPGAs ♦ • 3.3V supply voltage Low-Power Advanced CMOS NOR FLASH Process


    Original
    PDF DS123 LVCMOS25 XC3S250E design guide csb 485 E2

    XC5VLX50T-1FFG665C

    Abstract: virtex 5 fpga ethernet to pc DSP48E VIRTEX-5 VIRTEX-5 DDR2 controller SRL16 XC5VLX220 XC5VLX330 Virtex Analog to Digital Converter UG195
    Text: R DS100 v4.4 September 23, 2008 Virtex-5 Family Overview Advance Product Specification General Description The Virtex -5 family provides the newest most powerful features in the FPGA market. Using the second generation ASMBL (Advanced Silicon Modular Block) column-based architecture, the Virtex-5 family contains five distinct platforms (sub-families), the most choice


    Original
    PDF DS100 36-Kbit UG194) UG197) UG200) XC5VLX50T-1FFG665C virtex 5 fpga ethernet to pc DSP48E VIRTEX-5 VIRTEX-5 DDR2 controller SRL16 XC5VLX220 XC5VLX330 Virtex Analog to Digital Converter UG195

    XC5VTX240T

    Abstract: XC4VFX40 FPGA Virtex 6 LXT EasyPath XC5VLX220T XC4VSX55 XC5VTX150T XC4VSX35 XC4VLX40 XC5VLX220
    Text: EasyPath FPGA FAQs Updated: August 17, 2009 What are EasyPath FPGAs? Xilinx EasyPath™ FPGAs are the industry’s only design-specific FPGA solution that offers a simple cost reduction path for complex platform FPGA designs. Xilinx EasyPath FPGAs offer a fast, seamless, low NRE, risk free way to easily migrate


    Original
    PDF