TSUM_PFU Search Results
TSUM_PFU Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
MachXO sysIO Usage Guide
Abstract: LCMXO256C-4M100C LCMXO2280 lcmxo640c-3tn100i LCMXO640C-3FT256C LCMXO1200 LCMXO256 LCMXO2280E-4M132I LVCMOS15 LVCMOS25
|
Original |
TN1086) TN1087) TN1097) MachXO sysIO Usage Guide LCMXO256C-4M100C LCMXO2280 lcmxo640c-3tn100i LCMXO640C-3FT256C LCMXO1200 LCMXO256 LCMXO2280E-4M132I LVCMOS15 LVCMOS25 | |
lfxp2-40e
Abstract: LVCMOS25 LD48 LFXP2-17E-5FTN256C HB1004 ispLEVER project Navigator route place LFXP2-5E-5QN IPUG35 LFXP2-8E
|
Original |
HB1004 TN1144 TN1220. TN1143 lfxp2-40e LVCMOS25 LD48 LFXP2-17E-5FTN256C ispLEVER project Navigator route place LFXP2-5E-5QN IPUG35 LFXP2-8E | |
LC4064ZE
Abstract: BSDL Files infineon LFXP6C-3FN256I "x-ray machine" K4H560838E LC4064 LC4256ZE LFXP10C-3F256I LFxP3C-3TN144C PCI x1 express PCB dimensions artwork
|
Original |
HB1001 TN1050 TN1049 TN1082 TN1074 LC4064ZE BSDL Files infineon LFXP6C-3FN256I "x-ray machine" K4H560838E LC4064 LC4256ZE LFXP10C-3F256I LFxP3C-3TN144C PCI x1 express PCB dimensions artwork | |
syscon
Abstract: LFEC1E-3T100C ips works 6CW3
|
Original |
36x36 18x18 DDR400 200MHz) TN1052) TN1057) TN1053) syscon LFEC1E-3T100C ips works 6CW3 | |
Contextual Info: LatticeXP Family Data Sheet Version 04.4, April 2006 LatticeXP Family Data Sheet Introduction December 2005 Data Sheet • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 − LVTTL |
Original |
HSTL15 TN1050) TN1052) TN1082) | |
Contextual Info: LatticeECP3 Family Data Sheet DS1021 Version 02.1EA, February 2012 LatticeECP3 Family Data Sheet Introduction February 2012 Data Sheet DS1021 Features • Dedicated read/write levelling functionality • Dedicated gearing logic • Source synchronous standards support |
Original |
DS1021 DS1021 8b10b, 10-bit other3-17EA, 328-ball LatticeECP3-17EA, | |
Contextual Info: LatticeXP Family Data Sheet Version 03.0, September 2005 LatticeXP Family Data Sheet Introduction July 2005 Advance Data Sheet • Flexible I/O Buffer Features • Programmable sysIO buffer supports wide range of interfaces: − LVCMOS 3.3/2.5/1.8/1.5/1.2 |
Original |
HSTL15 TN1050) TN1052) TN1082) | |
pt45Contextual Info: LatticeSC Family Data Sheet DS1004 Version 01.2, June 2006 LatticeSC Family Data Sheet Introduction June 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 110mW VCC12. LFSC25 900-Ball pt45 | |
Contextual Info: LatticeECP/EC Family Handbook HB1000 Version 03.7, September 2012 LatticeECP/EC Family Handbook Table of Contents September 2012 Section I. LatticeECP/EC Family Data Sheet Introduction Features . 1-1 |
Original |
HB1000 TN1008 TN1010 TN1018 TN1071 TN1074 TN1078 | |
LFE3-17EA
Abstract: LFE3-35EA-6FN484C DS1021 ECP3-35 ECP3-95 16x4-Bit convolution encoders LFE335EA6FN484C LFE3-35EA-8FN484C LFE3-95EA-6FN484C
|
Original |
DS1021 DS1021 8b10b, 10-bit LatticeECP3-17EA 256-ball LatticeECP-35EA 256ball LFE3-17EA LFE3-35EA-6FN484C ECP3-35 ECP3-95 16x4-Bit convolution encoders LFE335EA6FN484C LFE3-35EA-8FN484C LFE3-95EA-6FN484C | |
DS1009J
Abstract: 16J3 TN1137 dsp-219 TN1141 LVCMOS25
|
Original |
DS1009J 7k10k TN1139, TN1144 TN1220 csBGA144 16J3 TN1137 dsp-219 TN1141 LVCMOS25 | |
417 847Contextual Info: DS1006J_ver3.9 Jan. 2012 あ LatticeECP2/M ファミリ・データシート DS1006J Version 03.9, Jan. 2012 2012 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. |
Original |
DS1006J ECP2-70EBRECP2M100I/O 2-14LVCMOS33DDS25E ECP2M50/70/100GPLL/SPLL 417 847 | |
Contextual Info: LatticeSC/M Family Data Sheet DS1004 Version 02.1, June 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os • 700MHz global clock; 1GHz edge clocks |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW | |
Contextual Info: MachXO Family Handbook HB1002 Version 02.0, November 2007 MachXO Family Handbook Table of Contents November 2007 Section I. MachXO Family Data Sheet Introduction Features . 1-1 |
Original |
HB1002 TN1086 TN1090 TN1091 TN1092 | |
|
|||
Contextual Info: LatticeECP3 Family Data Sheet DS1021 Version 02.5EA, February 2014 LatticeECP3 Family Data Sheet Introduction February 2012 Data Sheet DS1021 Features • Dedicated read/write levelling functionality • Dedicated gearing logic • Source synchronous standards support |
Original |
DS1021 DS1021 8b10b, 10-bit | |
lcmxo1200c
Abstract: LCMXO256C-3TN100C LCMXO640C-3TN100C LCMXO1200C-4TN144C LCMXO1200C-3FTN256C LCMXO1200C-4FTN256C LCMXO256C LCMXO640C-3FTN256C fT324 LCMXO640C-3TN144C
|
Original |
DS1002 LCMXO640E-3TN144C LCMXO640E-4TN144C LCMXO640E-5TN144C LCMXO640E-3MN132C LCMXO640E-4MN132C LCMXO640E-5MN132C LCMXO640E-3FTN256C LCMXO640E-4FTN256C LCMXO640E-5FTN256C lcmxo1200c LCMXO256C-3TN100C LCMXO640C-3TN100C LCMXO1200C-4TN144C LCMXO1200C-3FTN256C LCMXO1200C-4FTN256C LCMXO256C LCMXO640C-3FTN256C fT324 LCMXO640C-3TN144C | |
FTBGA
Abstract: DS1002 LCMXO2280C-3MN132C LCMXO1200E-3FTN256C FTBGA 256 LCMXO2280C-4FTN324C fT324 LCMXO2280 132-BA LVCMOS15
|
Original |
DS1002 LCMXO2280E-4MN132C LCMXO2280E-5MN132C LCMXO2280E-3FTN256C LCMXO2280E-4FTN256C LCMXO2280E-5FTN256C LCMXO2280E-3FTN324C LCMXO2280E-4FTN324C LCMXO2280E-5FTN324C FTBGA DS1002 LCMXO2280C-3MN132C LCMXO1200E-3FTN256C FTBGA 256 LCMXO2280C-4FTN324C fT324 LCMXO2280 132-BA LVCMOS15 | |
Lattice Semiconductor Package Diagrams 256-Ball fpBGA
Abstract: 16-bit adder
|
Original |
DS1007 DS1007 200MHz) ECP2-12. Lattice Semiconductor Package Diagrams 256-Ball fpBGA 16-bit adder | |
BGA 927Contextual Info: MachXO Family Handbook HB1002 Version 01.9, February 2007 MachXO Family Handbook Table of Contents February 2007 Section I. MachXO Family Data Sheet Introduction Features . 1-1 |
Original |
HB1002 TN1089 TN1092 BGA 927 | |
ISA CODE VHDL
Abstract: 16x4 ram VERILOG IPUG35
|
Original |
HB1004 TN1130 TN1141 TN1143, ISA CODE VHDL 16x4 ram VERILOG IPUG35 | |
Contextual Info: LatticeSC Family Data Sheet Version 01.1, April 2006 LatticeSC Family Data Sheet Introduction April 2006 Preliminary Data Sheet Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks |
Original |
700MHz 622Mbps 125Gbps) 100mW TN1101) | |
prbs pattern generator using vhdl
Abstract: BUT16
|
Original |
HB1003 TN1113 TN1149 TN1102 TN1103 TN1105 TN1107 TN1108 TN1109 TN1124 prbs pattern generator using vhdl BUT16 | |
LFEC6E-3T144C
Abstract: PT15B EC656
|
Original |
36x36 18x18 DDR400 200MHz) SSTL18 HSTL15 TN1052) TN1057) TN1053) LFEC6E-3T144C PT15B EC656 | |
lfe2
Abstract: PL25B
|
Original |
DS1006 DS1006 200MHz) 266MHz) 256fpBGA 484-fpBGA ECP2M35E. 266MHz. 1152-fpBGA ECP2M70 lfe2 PL25B |