E383
Abstract: all ttl family not ecl quad single supply 50 Ohm Line Drivers TTL LOGIC DATA BOOK CY101E383 R2170 E3836 E3834 E3831
Text: fax id: 5000 1CY 101 E3 83 CY101E383 ECL/TTL/ECL Translator and High-Speed Bus Driver Features • BiCMOS for optimum speed/power • High speed max. — 3.0 ns tPD TTL-to-ECL • • • • • • • • • • — 4 ns tPD ECL-to-TTL Low skew < ± 1 ns
|
Original
|
PDF
|
CY101E383
80-pin
84-pin
CY101E383
E383
all ttl
family not ecl
quad single supply 50 Ohm Line Drivers
TTL LOGIC DATA BOOK
R2170
E3836
E3834
E3831
|
STG3685
Abstract: STG3685BJR
Text: STG3685 LOW VOLTAGE 0.5Ω MAX DUAL SPDT SWITCH, SINGLE ENABLE WITH BREAK BEFORE MAKE FEATURE PRELIMINARY DATA • ■ ■ ■ ■ ■ ■ HIGH SPEED: tPD = 0.3ns TYP. at VCC = 3.0V tPD = 0.4ns (TYP.) at VCC = 2.3V ULTRA LOW POWER DISSIPATION: ICC = 0.2µA (MAX.) at TA = 85°C
|
Original
|
PDF
|
STG3685
300mA
STG3685
STG3685BJR
|
STG3685
Abstract: STG3685BJR
Text: STG3685 LOW VOLTAGE 0.5Ω MAX DUAL SPDT SWITCH, SINGLE ENABLE WITH BREAK BEFORE MAKE FEATURE PRELIMINARY DATA • ■ ■ ■ ■ ■ ■ HIGH SPEED: tPD = 0.3ns TYP. at VCC = 3.0V tPD = 0.4ns (TYP.) at VCC = 2.3V ULTRA LOW POWER DISSIPATION: ICC = 0.2µA (MAX.) at TA = 85°C
|
Original
|
PDF
|
STG3685
300mA
STG3685
STG3685BJR
|
STG3685
Abstract: STG3685BJR
Text: STG3685 LOW VOLTAGE 0.5Ω MAX DUAL SPDT SWITCH, SINGLE ENABLE WITH BREAK BEFORE MAKE FEATURE PRELIMINARY DATA • ■ ■ ■ ■ ■ ■ HIGH SPEED: tPD = 0.3ns TYP. at VCC = 3.0V tPD = 0.4ns (TYP.) at VCC = 2.3V ULTRA LOW POWER DISSIPATION: ICC = 0.2µA (MAX.) at TA = 85°C
|
Original
|
PDF
|
STG3685
300mA
STG3685
STG3685BJR
|
22V10 PAL CMOS device
Abstract: lv- 28p MACH446 vantis PAL 22V10 M4-256/128 mach355 M5A3-512 MACH111 12JC 14JI MACH221SP-10 palce22v10h-10
Text: Overview Vantis Device Selector Guide MACH 4 FAMILY Table 1. MACH 4 Devices1 Commercial Ind’l 2 tPD ns fCNT MHz tPD ns 7.5 111.1 10 5.5 5.5 10 95.2 12 6 6.5 12 76.9 14 7 8 15 55.6 18 10 10 7.5 111.1 10 5.5 5.5 10 95.2 12 6 6.5 12 76.9 14 7 8 M4 LV -64/32-15
|
Original
|
PDF
|
-128N/64-7
-128N/64-10
M4MA16
PALCE29MA16H-25
PALCE20RA10H-7
20RA10
PALCE16V8,
PALLV16V8,
PALCE20V8,
PALCE22V10,
22V10 PAL CMOS device
lv- 28p
MACH446
vantis PAL 22V10
M4-256/128
mach355
M5A3-512
MACH111 12JC 14JI
MACH221SP-10
palce22v10h-10
|
Untitled
Abstract: No abstract text available
Text: SN54HC257, SN54HC258, SN74HC257, SN74HC258 QUADRUPLE 2ĆLINE TO 1ĆLINE DATA SELECTORS/MULTIPLEXERS WITH 3ĆSTATE OUTPUTS SCLS224B − DECEMBER 1982 − REVISED SEPTEMBER 2003 15 LSTTL Loads D Low Power Consumption, 80-µA Max ICC D ’HC257 . . . Typical tpd = 9 ns
|
Original
|
PDF
|
SN54HC257,
SN54HC258,
SN74HC257,
SN74HC258
SCLS224B
HC257
SN54HC258
SN74HC258
|
Untitled
Abstract: No abstract text available
Text: 74AUP1G59 TinyLogic Low Power Universal Configurable Two-Input Logic Gate Open Drain Output Features Description • • 0.8V to 3.6V VCC Supply Operation Extremely High Speed tPD - 3.2ns: Typical at 3.3V Power-Off High-Impedance Inputs and Outputs
|
Original
|
PDF
|
74AUP1G59
74AUP1G59
|
XNOR FAIRCHILD
Abstract: IGBT DRIVER SCHEMATIC 3 PHASE 74AUP1G57 74AUP1G57FHX 74AUP1G57L6X JESD22-A114 XNOR 74 xnor
Text: 74AUP1G57 TinyLogic Low Power Universal Configurable TwoInput Logic Gate Features Description 0.8V to 3.6V VCC Supply Operation High Speed tPD - 2.9ns: Typical at 3.3V Power-Off High-Impedance Inputs and Outputs The 74AUP1G57 is a universal configurable 2-input
|
Original
|
PDF
|
74AUP1G57
74AUP1G57
XNOR FAIRCHILD
IGBT DRIVER SCHEMATIC 3 PHASE
74AUP1G57FHX
74AUP1G57L6X
JESD22-A114
XNOR 74
xnor
|
7400series
Abstract: cmos logic 7400 series 7400 family TTL 7400-series EPM5016
Text: The Complete Industry-Standard Programm able Logic Family MAX 5000 EPLDs 384 EPM5192 tpp = 25 ns - C/> 0> .c o 3 08 EPM5128 tpp —25 ns 256 CO Q. A EPM5130 tpp —25 ns O / ca> D EPM5064, tPD = 25 ns 128 ▲ EPM5032, tPD = 15 ns 64 ▲ EPM5016, tPD = 15 ns
|
OCR Scan
|
PDF
|
EPM5192
EPM5128
EPM5130
EPM5064,
EPM5032,
EPM5016,
20-pin
100-pin
500-gate
7400series
cmos logic 7400 series
7400 family TTL
7400-series
EPM5016
|
Untitled
Abstract: No abstract text available
Text: fax id: 5000 ss ^ |>»r ^ " L CY101E383 1f~~* ]L~|_? ECL/TTL/ECL Translator and High-Speed Bus Driver Features • BiCMOS for optimum speed/power • High speed max. — 2.5 ns tpD TTL-to-ECL — 3 ns tpD ECL-to-TTL • • • • • • • • • •
|
OCR Scan
|
PDF
|
CY101E383
80-pin
CY101E383
|
Untitled
Abstract: No abstract text available
Text: fax id: 5000 «f C Y 101E383 c y pr es s ECL/TTL/ECL Translator and High-Speed Bus Driver Features • BiCMOS for optimum speed/power • High speed max. — 3.0 ns tpD TTL-to-ECL — 4 ns tpD ECL-to-TTL Low skew < ± 1 ns Can operate on single +5V supply
|
OCR Scan
|
PDF
|
101E383
80-pin
84-pin
CY101E383
|
Untitled
Abstract: No abstract text available
Text: Macro-Embedded Type Celt Arrays • CE46 Series Features High integration: Technology: Gate delay time: Maximum 198,084 BCs on chip Si-gate CMOS, 2-layer metal Standard gate tpd=360 ps (2-input NAND, standard load, V dd=5 V) tpd=520 ps (2-input NAND, standard load, V dd=3.3 V)
|
OCR Scan
|
PDF
|
|
EPM5130
Abstract: D1398
Text: EPM 5130 EPLD High-density, 128-macrocell, general-purpose MAX 5000 EPLD 128 macrocells optimized for pin-intensive applications, easily integrating over 60 TTL MSI and SSI components High-speed multi-LAB architecture tPD as fast as 15 ns Counter frequencies up to 83.3 MHz
|
OCR Scan
|
PDF
|
128-macrocell,
32-bit
16-bit
100-pin
84-pin
STS372
D004247
EPM5130
D1398
|
Untitled
Abstract: No abstract text available
Text: EPM5032 EPLD □ Features □ □ □ □ General Description High-speed 28-pin DIP, J-lead, or SOIC single-LAB MAX 5000 EPLD Combinatorial speeds with tPD = 15 ns Counter frequencies up to 76 MHz Pipelined data rates up to 83 MHz 32 individually configurable macrocells
|
OCR Scan
|
PDF
|
EPM5032
28-pin
300-mil
EPM5032-15,
EPM5032-17,
EPM5032-20,
EPM5032-25
|
|
Untitled
Abstract: No abstract text available
Text: Features • ■ ■ ■ ■ ■ ■ High-density, 64-macrocell, general-purpose MAX 5000 EPLD High-speed multi-LAB architecture tpD as fast as 15 ns Counter frequencies up to 83.3 MHz Pipelined data rates up to 100 MHz 128 shareable expander product terms "expanders" allowing over
|
OCR Scan
|
PDF
|
EPM5064
64-macrocell,
44-pin
16-bit
GGG4227
|
EPM5064
Abstract: EPM5064-1
Text: EPM5064 EPLD Features □ □ □ □ □ □ High-density, 64-macrocell, general-purpose MAX 5000 EPLD High-speed multi-LAB architecture tPD as fast as 25 ns Counter frequencies up to 50 MHz Pipelined data rates up to 63 MHz 128 shareable expander product terms "expanders" allowing over
|
OCR Scan
|
PDF
|
EPM5064
64-macrocell,
44-pin
EPS464
ALTED001
EPM5064-1
|
Altera EPM5128
Abstract: KX-K 8.0 MHz
Text: EPM 5128 EPLD Features • ■ High-density, 128-m acrocell, general-purpose MAX 5000 EPLD High-speed m ulti-LAB architecture tpD as fast as 15 ns Counter frequencies up to 83.3 MHz Pipelined data rates up to 100 MHz 256 shareable expander product terms “expanders" allow ing over
|
OCR Scan
|
PDF
|
128-m
68-pin
EPM5128
Packa307
Altera EPM5128
KX-K 8.0 MHz
|
ALTERA MAX 5000 programming
Abstract: No abstract text available
Text: EPM 5016 EPLD Features □ □ □ □ □ □ High-speed, single-LAB M AX 5000 EPLD tPD as fast as 15 ns Counter frequencies up to 100 MHz Pipelined data rates up to 100 MHz 16 individually configurable macrocells 32 shareable expander product terms "expand ers" allow ing 36
|
OCR Scan
|
PDF
|
24-mA
EPM5016
16-bit
EPM5016-15,
EPM5016-17,
EPM5016-20
ALTED001
ALTERA MAX 5000 programming
|
EPM5016
Abstract: EPMS016
Text: EPM5016 EPLD Features □ □ □ □ □ □ □ □ General Description High-speed 20-pin DIP, J-lead, or SOIC single-LAB MAX 5000 EPLD Combinatorial speeds with tPD = 15 ns Counter frequencies up to 100 MHz Pipelined data rates up to 100 MHz 16 individually configurable macrocells
|
OCR Scan
|
PDF
|
EPM5016
20-pin
24-mA
300-mil
16-bit
EPM5016-15,
EPM5016-17,
EPM5016-20
EPMS016
|
EPM7256
Abstract: No abstract text available
Text: EPM7256 EPLD High-Performance 256-Macrocell Device Data Sheet September 1992, ver. 2 □ Features. High-density, erasable CMOS EPLD based on second-generation Multiple Array Matrix MAX architecture 5,000 usable gates Combinatorial speeds with tPD = 20 ns
|
OCR Scan
|
PDF
|
EPM7256
256-Macrocell
|
F1H16
Abstract: EPM 5192 epm5192 MSI MS-5 IC LM 384 gn
Text: EPM 5192 EPLD F e a tu re s • High-density, 192 macrocell, general-purpose M AX 5000 EPLD, easily integrating com plete logic boards into a single package High-speed m ulti-LAB architecture tpD as fast as 15 ns Counter frequencies up to 83.3 MHz Pipelined data rates up to 100 MHz
|
OCR Scan
|
PDF
|
84-pin
100-B
100-Pin
F1H16
EPM 5192
epm5192
MSI MS-5
IC LM 384 gn
|
Untitled
Abstract: No abstract text available
Text: MULTILEVEL PIPELINE REGISTERS IDT29FCT520AT/BT/CT/DT IDT29FCT521AT/BT/CT/DT Integrated Device Technology, Inc. FEATURES: DESCRIPTION: • Fastest CMOS logic family available • A, B, C and D speed grades with 5.2ns tPD • Available in DIP, SOIC, SSOP, CERPACK and LCC
|
OCR Scan
|
PDF
|
IDT29FCT520AT/BT/CT/DT
IDT29FCT521AT/BT/CT/DT
|
Untitled
Abstract: No abstract text available
Text: COM’L: -7.5 Î1 MACH210A-7 Advanced Micro Devices High-Density EE CMOS Programmable Logic DISTINCTIVE CHARACTERISTICS • 44 Pins 32 Outputs ■ 64 Macrocells 64 Flip-flops; 2 clock choices ■ 7.5 ns 4 “PAL22V16” blocks with buried macrocells ■ tpD
|
OCR Scan
|
PDF
|
MACH210A-7
PAL22V16â
MACH110,
MACH215
PAL22V10
06752F
025755b
|
Untitled
Abstract: No abstract text available
Text: EPM7096 EPLD Ü^ R*A\ High-Performance 96-Macrocell Device Data Sheet September 1992, ver. 2 Features □ High-density, erasable CMOS EPLD based on second-generation Multiple Array MatriX MAX architecture 1,800 usable gates Combinatorial speeds w ith tPD = 15 ns
|
OCR Scan
|
PDF
|
EPM7096
96-Macrocell
|