TED COMPILE Search Results
TED COMPILE Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
vecon
Abstract: AX161 sab vecon 80C166 C161 C165 C167 HITEX TELETEST 16 GCC166 SAB80C167
|
Original |
AX161 AX166 AX161 GCC166 vecon sab vecon 80C166 C161 C165 C167 HITEX TELETEST 16 GCC166 SAB80C167 | |
CYPRESS an2233a
Abstract: water level sensor schematic diagram csr schematic Capacitive touch waterproof project on water level control CY3213A-CapSense AN2407 an2408 CYPRESS an2394 CY8C24x94 hardware
|
Original |
AN2408 CY8C21x34, CY8C24x94 AN2041, AN2233a, AN2292. CYPRESS an2233a water level sensor schematic diagram csr schematic Capacitive touch waterproof project on water level control CY3213A-CapSense AN2407 an2408 CYPRESS an2394 CY8C24x94 hardware | |
KIT240-7
Abstract: touch DISK240 KIT240-7C KIT240-7CTP KIT240-7LEDTP KIT240-7LWTP 144X104
|
Original |
KIT240-7 KIT240-7CTP 144x104mm 240x128 PANELWITH10x6 V/700mA /1200mA RS-232 KIT240-7 touch DISK240 KIT240-7C KIT240-7CTP KIT240-7LEDTP KIT240-7LWTP 144X104 | |
240x128
Abstract: KIT240-7 lcd 240x128 LCD 240x128 interfacing and programming DISK240 KIT240-7C KIT240-7CTP KIT240-7LEDTP KIT240-7LWTP 8x8 font
|
Original |
KIT240-7 KIT240-7CTP 144x104mm 240x128 PANELWITH10x6 V/700mA /1200mA RS-232 KIT240-7 lcd 240x128 LCD 240x128 interfacing and programming DISK240 KIT240-7C KIT240-7CTP KIT240-7LEDTP KIT240-7LWTP 8x8 font | |
schematic diagram lcd tv tuner box
Abstract: receiver 8psk schematic diagram circuit diagram of philips USB satellite receiver schematic multiplexer satellite modem Japan b-cas card schematic diagram of cable TV decoder dtv schematic diagram CY24488 picture of processing section of a DTV receiver cypress Date Code Formats
|
Original |
ANC0003 ANC0003 schematic diagram lcd tv tuner box receiver 8psk schematic diagram circuit diagram of philips USB satellite receiver schematic multiplexer satellite modem Japan b-cas card schematic diagram of cable TV decoder dtv schematic diagram CY24488 picture of processing section of a DTV receiver cypress Date Code Formats | |
C3591
Abstract: R3041
|
OCR Scan |
IDT79R3041â IDT79R3041 IDT79RV3041 IDT79R3000A 32-bit 84-Pin 10O-Pin 67MHz 00MHz C3591 R3041 | |
AN2026a
Abstract: AN2014
|
Original |
AN15050 CY8C21x34 AN2026a, AN2014 AN2026a AN2014 | |
K140MA1
Abstract: K190KT2 K174YH7 K554CA2 k159ht1 hj3h 190KT2 transistor k513 K190KT1 K159
|
OCR Scan |
766b/6o 16pins 55max 2263M K140MA1 K190KT2 K174YH7 K554CA2 k159ht1 hj3h 190KT2 transistor k513 K190KT1 K159 | |
gcu 101 setting manual
Abstract: intel 8220 xl8220
|
OCR Scan |
XL-8220 32-bit 096-byte 512-byte gcu 101 setting manual intel 8220 xl8220 | |
free stk icContextual Info: XL-8220 PROCESSOR DATA BOOK PRELIMINARY DATA March 1990 Chapter 1. Overview 1.1. Features C O ST -EFFEC T IV E P R IN TE R PR O C ESSO R IN T EG R A TED SY ST EM FU N C T IO N S 32-bit RISC processor for PostScript-language page printers Zero-glue D R A M memory controller |
OCR Scan |
XL-8220 32-bit 096-byte 512-byte L-8220 free stk ic | |
Contextual Info: NEC Data Sheet M O S IN TEG R A TED C IR C U IT juP D 78323 A , 7 8 3 2 4 (A ) 16/8-B IT SING LE-C H IP M IC R O C O M P U TE R Description The /xPD78324(A) is a 16/8-bit single-chip microcomputerthat incorporates a high-performance 16-bit CPU. The /iPD78324(A) is one of 78K/III series. The internal capacity |
OCR Scan |
16/8-B /xPD78324 16/8-bit 16-bit /iPD78324 78K/III PD78322 ThepPD78324 32K-byte 1024-byte | |
OSD Displays circuit analysis
Abstract: 6-Channel Audio decoder dtv caption TDA1305 equivalent Viterbi Trellis Decoder TDA8960 MPEG-2 SD set top box pc control using tv remote TriMedia TM-1000 Tuner I2C program
|
Original |
468037/3K/FP/4pp/0198 OSD Displays circuit analysis 6-Channel Audio decoder dtv caption TDA1305 equivalent Viterbi Trellis Decoder TDA8960 MPEG-2 SD set top box pc control using tv remote TriMedia TM-1000 Tuner I2C program | |
Catch-22
Abstract: MELPS-740 LSI20
|
OCR Scan |
Catch22, Catch-22 MELPS-740 LSI20 | |
Contextual Info: L a ttÌC e * ; c o ip o ? a nt?oUnC t0 r is p L S r 2 0 6 4 V E 3-3V In-System Programmable High Density SuperFAST PLD Functional Block Diagram Features • SuperFAST HIGH DENSITY PROGRAMMABLE LOGIC — — — — — • • • • 2000 PLD Gates 64 and 32 I/O Pin Versions, Four Dedicated Inputs |
OCR Scan |
200MHz Freque44 100-Pin 100-Ball | |
|
|||
Descrambler
Abstract: vhdl code scrambler SMPTE-292 design of scrambler and descrambler testbench verilog ram 16 x 8 vhdl code for All Digital PLL vhdl code for scrambler descrambler capacitor 100N k100 parallel scrambler EP1C4F324C8
|
Original |
AN4052 Descrambler vhdl code scrambler SMPTE-292 design of scrambler and descrambler testbench verilog ram 16 x 8 vhdl code for All Digital PLL vhdl code for scrambler descrambler capacitor 100N k100 parallel scrambler EP1C4F324C8 | |
z8000cpu
Abstract: Z8000 Z8001 Z8002 Z8010 Z8000A CPU Zilog z8000 manual rs001s
|
OCR Scan |
Z8000 C8002-0291 z8000cpu Z8001 Z8002 Z8010 Z8000A CPU Zilog z8000 manual rs001s | |
fuse 9 BJE 41
Abstract: i2032VE fuse 9 BJE 69
|
OCR Scan |
2032VE 2032E 2-0041/2032VE fuse 9 BJE 41 i2032VE fuse 9 BJE 69 | |
MC68020 Minimum System Configuration
Abstract: MC68882 MC68881 M68000 64 pin MC68020 M68000 MC68000 MC68008 MC68010 MC68030
|
OCR Scan |
MC68882 MC68882 M68000 MC68881, MC68881. MC68020/MC68030 32-bit 68-LEAD MC68020 Minimum System Configuration MC68881 M68000 64 pin MC68020 MC68000 MC68008 MC68010 MC68030 | |
D203S
Abstract: design of spy ear D147d 6805 motorola
|
OCR Scan |
fo199 D203S design of spy ear D147d 6805 motorola | |
Z8010
Abstract: Z8002 Z8003 Z8090 86dec z8000 microprocessor zilog Z8000 Z8001 Z8000A z8000cpu
|
OCR Scan |
Z8000 Z8000 Z55Z15 16-bit Z8010 Z8002 Z8003 Z8090 86dec z8000 microprocessor zilog Z8001 Z8000A z8000cpu | |
JESD-71
Abstract: stapl EPC16 EPM240 M240 altera epm 570 EPF10K10A 20k400 jam player m9320
|
Original |
AN-425-3 JESD-71 stapl EPC16 EPM240 M240 altera epm 570 EPF10K10A 20k400 jam player m9320 | |
Contextual Info: IDT79RC4640 Low-Cost Embedded 64-bit RISController w/ DSP Capability HDWXU WXUHV ◆ ◆ High-performance embedded 64-bit microprocessor – 64-bit integer operations – 64-bit registers – Based on the MIPS RISC Architecture – 100MHz, 133MHz, 150MHz, 180MHz, 200MHz and 267MHz |
Original |
64-bit IDT79RC4640TM 100MHz, 133MHz, 150MHz, 180MHz, 200MHz | |
fuzzy logic control microchip
Abstract: picstart plus FUZZY pic MICROCONTROLLER universal programmer for pic microcontroller pic16 PIC14000 PIC16C711 PIC16C52 PIC16C84A PIC16C5X
|
Original |
PIC14000, PIC16/17 DS51034A fuzzy logic control microchip picstart plus FUZZY pic MICROCONTROLLER universal programmer for pic microcontroller pic16 PIC14000 PIC16C711 PIC16C52 PIC16C84A PIC16C5X | |
R3051
Abstract: R3081
|
Original |
16MByte/second 32MHz 256KB 148th R3051 R3081 |