PR57A Search Results
PR57A Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
pt45Contextual Info: LatticeSC Family Data Sheet DS1004 Version 01.2, June 2006 LatticeSC Family Data Sheet Introduction June 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 110mW VCC12. LFSC25 900-Ball pt45 | |
Contextual Info: LatticeECP/EC Family Handbook HB1000 Version 03.7, September 2012 LatticeECP/EC Family Handbook Table of Contents September 2012 Section I. LatticeECP/EC Family Data Sheet Introduction Features . 1-1 |
Original |
HB1000 TN1008 TN1010 TN1018 TN1071 TN1074 TN1078 | |
Contextual Info: LatticeSC/M Family Data Sheet DS1004 Version 02.1, June 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os • 700MHz global clock; 1GHz edge clocks |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW | |
Lattice Semiconductor Package Diagrams 256-Ball fpBGA
Abstract: 16-bit adder
|
Original |
DS1007 DS1007 200MHz) ECP2-12. Lattice Semiconductor Package Diagrams 256-Ball fpBGA 16-bit adder | |
Contextual Info: LatticeSC Family Data Sheet Version 01.1, April 2006 LatticeSC Family Data Sheet Introduction April 2006 Preliminary Data Sheet Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks |
Original |
700MHz 622Mbps 125Gbps) 100mW TN1101) | |
prbs pattern generator using vhdl
Abstract: BUT16
|
Original |
HB1003 TN1113 TN1149 TN1102 TN1103 TN1105 TN1107 TN1108 TN1109 TN1124 prbs pattern generator using vhdl BUT16 | |
LFEC6E-3T144C
Abstract: PT15B EC656
|
Original |
36x36 18x18 DDR400 200MHz) SSTL18 HSTL15 TN1052) TN1057) TN1053) LFEC6E-3T144C PT15B EC656 | |
lfe2
Abstract: PL25B
|
Original |
DS1006 DS1006 200MHz) 266MHz) 256fpBGA 484-fpBGA ECP2M35E. 266MHz. 1152-fpBGA ECP2M70 lfe2 PL25B | |
Catalog Toshiba
Abstract: st smd diode marking code G11 laser diode head toshiba semiconductor general catalog
|
Original |
HB1000 TN1052 TN1074 Catalog Toshiba st smd diode marking code G11 laser diode head toshiba semiconductor general catalog | |
Contextual Info: LatticeSC Family Data Sheet DS1004 Version 01.4b, February 2007 LatticeSC Family Data Sheet Introduction November 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW SC115 | |
Contextual Info: LatticeECP2/M Family Handbook HB1003 Version 02.2, February 2007 LatticeECP2/M Family Handbook Table of Contents February 2007 Section I. LatticeECP2/M Family Data Sheet Introduction Features . 1-1 |
Original |
HB1003 TN1106 TN1103 TN1149. | |
lfe2m35e7fn484cContextual Info: LatticeECP2/M Family Data Sheet DS1006 Version 02.7, July 2007 LatticeECP2/M Family Data Sheet Introduction July 2007 Advance Data Sheet DS1006 • Pre-Engineered Source Synchronous I/O Features • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support |
Original |
DS1006 DS1006 200MHz) 266MHz) 1152-fpBGA ECP2M70 ECP2M100. LatticeECP2M20 lfe2m35e7fn484c | |
Contextual Info: LatticeSC/M Family Data Sheet DS1004 Version 01.6, August 2007 LatticeSC/M Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW | |
PR66A
Abstract: PR63A PR28B PR43A pr64a PR67A pb37a PL34A PT100B pr19a
|
Original |
TN1159 pb82a pt48a pt52a pt30a pt48b pr12b pt99b pr14b pr14a PR66A PR63A PR28B PR43A pr64a PR67A pb37a PL34A PT100B pr19a | |
|
|||
2-bit comparator
Abstract: LFSC3GA15E-5F900I PR77A PR55D pr94a diode transistor pt36c pt36C PB110C pb127d PB138
|
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW 2-bit comparator LFSC3GA15E-5F900I PR77A PR55D pr94a diode transistor pt36c pt36C PB110C pb127d PB138 | |
PT15B
Abstract: R8K10 DDR400 LFEC10 LFEC15 LFEC33 LFECP10 LFECP15 LFECP20 LFECP33
|
Original |
36x36 18x18 DDR400 200MHz) TN1052) TN1057) TN1053) PT15B R8K10 DDR400 LFEC10 LFEC15 LFEC33 LFECP10 LFECP15 LFECP20 LFECP33 | |
Contextual Info: LatticeECP/EC Family Handbook HB1000 Version 03.8, November 2012 LatticeECP/EC Family Handbook Table of Contents November 2012 Section I. LatticeECP/EC Family Data Sheet Introduction Features . 1-1 |
Original |
HB1000 TN1018 TN1071 TN1074 TN1078 | |
Contextual Info: LatticeSC Family Data Sheet DS1004 Version 01.5, March 2007 LatticeSC Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks |
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW LFSC25 FF1020 LFSC80 | |
LFEC6E-5T144C
Abstract: PB18A BDQS14 flip flop T Toggle pl25a 5qn208c PB20A LFEC6E-4FN256C PB11B PL18B
|
Original |
DS1000 36x36 18x18 DDR400 LFEC6E-5T144C PB18A BDQS14 flip flop T Toggle pl25a 5qn208c PB20A LFEC6E-4FN256C PB11B PL18B | |
PB68C
Abstract: LFSCM3GA40EP1
|
Original |
DS1004 DS1004 700MHz 600Mbps 125Gbps) 105mW LVPECL33 SC115 PB68C LFSCM3GA40EP1 | |
Contextual Info: LatticeECP/EC Family Handbook Version 02.7, January 2007 LatticeECP/EC Family Handbook Table of Contents January 2007 Section I. LatticeECP/EC Family Data Sheet Introduction Features . 1-1 |
Original |
TN1051 TN1049 TN1052 TN1074 | |
TBA 931Contextual Info: LatticeECP2 Family Data Sheet DS1006 Version 01.1, August 2006 LatticeECP2 Family Data Sheet Introduction August 2006 Advance Data Sheet DS1006 Features • Dedicated gearing logic • Source synchronous standards support – SPI4.2, SFI4, XGMII – High Speed ADC/DAC devices |
Original |
DS1006 DS1006 18x18 36x36 200MHz) 33/25/1attice ECP2-12. TBA 931 | |
QD004
Abstract: BUT16
|
Original |
HB1003 TN1124 TN1108 TN1113 TN1105 TN1104 QD004 BUT16 | |
sgmii switchContextual Info: LatticeECP2/M Family Data Sheet DS1006 Version 03.5, November 2009 LatticeECP2/M Family Data Sheet Introduction June 2008 Data Sheet DS1006 Features Pre-Engineered Source Synchronous I/O • DDR registers in I/O cells • Dedicated gearing logic • Source synchronous standards support |
Original |
DS1006 DS1006 200MHz) 266MHz) LFE2M50, LFE2M70 LFE2M100 LFE2M20E/SE LFE2M35E/SE sgmii switch |