MEGACORE Search Results
MEGACORE Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
5M80ZT100
Abstract: 5M570ZM100 5M2210ZF256 5M160ZE64 5m240Zt100 5M1270ZF324 5m570ZT144 EP4CE15F17 5M40ZE64A5 5M1270ZT
|
Original |
||
BM1S
Abstract: sonet testbench CP155
|
Original |
||
vhdl code for interleaver
Abstract: vhdl code for block interleaver design for block interleaver deinterleaver RE35 umts turbo encoder vhdl code download REED SOLOMON convolutional interleaver Convolutional interleaver by vhdl interleaver time
|
Original |
-UG-INTERLEAVER-01 vhdl code for interleaver vhdl code for block interleaver design for block interleaver deinterleaver RE35 umts turbo encoder vhdl code download REED SOLOMON convolutional interleaver Convolutional interleaver by vhdl interleaver time | |
atm receiver multi bit error header
Abstract: CP155 apex lcd
|
Original |
CP155) atm receiver multi bit error header CP155 apex lcd | |
GOERTZEL ALGORITHM VHDL
Abstract: GOERTZEL ALGORITHM verilog GOERTZEL ALGORITHM in vhdl Sliding goertzel algorithm sliding goertzel digital IIR Filter verilog IIR FILTER implementation in c language iir filter applications implementation of fixed point IIR Filter implementing FIR and IIR digital filters
|
Original |
||
8B10B ansi encoder
Abstract: EPF10K30ETC144-1 encoder verilog coding ED8B10B verilog code for fibre channel
|
Original |
8b10b ED8B10B) 8b/10b 10-bit 10-bit 8B10B ansi encoder EPF10K30ETC144-1 encoder verilog coding ED8B10B verilog code for fibre channel | |
Contextual Info: T3 Framer MegaCore Function—Implementing Loopback Functions May 2001, ver. 1.00 Introduction Application Note This application note documents the external implementation of loopback functions in a T3 Framer MegaCore Function T3FRM . It covers diagnostic loopback, line loopback, and payload loopback. |
Original |
CLK44 clk44 | |
A8259
Abstract: interrupt vhdl
|
Original |
a8259 interrupt vhdl | |
design of dma controller using vhdl
Abstract: A8237
|
Original |
a8237 design of dma controller using vhdl | |
Contextual Info: RapidIO Dynamic Data Rate Reconfiguration Reference Design for Stratix IV GX Devices AN-617-1.0 Application Note The RapidIO dynamic data rate reconfiguration reference design demonstrates how to use the ALTGX_RECONFIG megafunction to reconfigure the RapidIO MegaCore® |
Original |
AN-617-1 EP4SGX230KF40C3ES | |
EP4CE15
Abstract: F169 Texas Instruments Cyclone IV EP4C Series Power Reference Designs ep4ce40 CYIV-5V1-1 4CGX75 V-by-One n148 TYPE SKP 38 CL 9001 ep4cgx30f484
|
Original |
||
vsim-3373Contextual Info: SerialLite II MegaCore Function Errata Sheet July 2006, MegaCore Function Version 1.1.0 This document addresses known errata and documentation issues for the SerialLite II MegaCore function version 1.1.0. Errata are functional defects or errors, which may cause the SerialLite II MegaCore function to |
Original |
||
Contextual Info: QDRII SRAM Controller MegaCore Function Errata Sheet February 2005, MegaCore Version 1.0.0 Introduction This document addresses known errata and documentation changes for version 1.0.0 of the QDRII SRAM Controller MegaCore Function. Errata are design functional defects or errors. Errata may cause the |
Original |
||
ModelSimContextual Info: QDRII SRAM Controller MegaCore Function Errata Sheet June 2007, MegaCore Version 7.1 This document addresses known errata and documentation issues for the QDRII SRAM Controller MegaCore function version 7.1. Errata are functional defects or errors, which may cause the QDRII SRAM |
Original |
||
|
|||
vhdl for 8 point fft
Abstract: 8 bit data bus using vhdl Fourier transform EPF10K100
|
Original |
||
digital FIR Filter verilog code
Abstract: verilog code for interpolation filter FIR FILTER implementation in c language FIR Filter matlab verilog code for fir filter FIR filter matlaB design digital FIR Filter VHDL code verilog code for fixed point adder verilog code for linear interpolation filter 16 QAM modulation verilog code
|
Original |
-UG-FIRCOMPILER-01 digital FIR Filter verilog code verilog code for interpolation filter FIR FILTER implementation in c language FIR Filter matlab verilog code for fir filter FIR filter matlaB design digital FIR Filter VHDL code verilog code for fixed point adder verilog code for linear interpolation filter 16 QAM modulation verilog code | |
21052-AB
Abstract: 430HX 430TX 430VX FF000000
|
Original |
-DS-PCIT1-01 32-bit, 33-MHz E2925A 21052-AB 430HX 430TX 430VX FF000000 | |
adc controller vhdl code
Abstract: vhdl code for ddr2 vhdl code for sdram controller vhdl code for memory controller ddr2 Designs guide vhdl code for PLL sdram controller DDR2 SDRAM component data sheet vhdl sdram vhdl code for ddr sdram controller
|
Original |
||
430VX
Abstract: FF000000 21052-AB 430HX 430TX PCIB32 gd-fpc
|
Original |
-DS-PCIB-01/J b3233MHz E2925A 050LE 132Mbytes/sec 3233MHzPCI 10Kpci 430VX FF000000 21052-AB 430HX 430TX PCIB32 gd-fpc | |
matlab
Abstract: simulink PLD-10 matlab simulink
|
Original |
PLD100 -SB-041-01/J 20KFLEXFLEX 8000FLEX 6000FLEX 10KFLEX matlab simulink PLD-10 matlab simulink | |
controller for sdram
Abstract: ddr sdram controller vhdl sdram
|
Original |
||
verilog code for CORDIC to generate sine wave
Abstract: verilog code for cordic algorithm vhdl code for cordic vhdl code for rotation cordic CORDIC to generate sine wave fpga verilog code to generate sine wave vhdl code to generate sine wave verilog code for cordic CORDIC to generate sine wave vhdl code for FFT 32 point
|
Original |
||
AMD64Contextual Info: ASI MegaCore Function Release Notes April 2006, MegaCore Version 1.0.0 These release notes for the ASI MegaCore function version 1.0.0 contain the following information: • ■ ■ ■ System Requirements To use the ASI MegaCore function v1.0.0, the following system |
Original |
2000/XP 32-bit AMD64, EM64T 32-bit 64-bit) AMD64 | |
vhdl code for 8-bit parity checker
Abstract: vhdl code for 4 channel dma controller vhdl code for 9 bit parity generator vhdl code for 8 bit parity generator vhdl code for parity checker vhdl code for 8-bit parity generator Phoenix Contact 29 61 312 vhdl code download 34h 732 address generator logic vhdl code download
|
Original |
-UG-PCIC-01 P25-04562-00 vhdl code for 8-bit parity checker vhdl code for 4 channel dma controller vhdl code for 9 bit parity generator vhdl code for 8 bit parity generator vhdl code for parity checker vhdl code for 8-bit parity generator Phoenix Contact 29 61 312 vhdl code download 34h 732 address generator logic vhdl code download |