HDLC FRAMING Search Results
HDLC FRAMING Result Highlights (1)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
N8273-4 |
![]() |
8273 - Programmable HDLC/SDLC Protocol Controller |
![]() |
![]() |
HDLC FRAMING Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
hdlc
Abstract: 806C MC68360
|
Original |
MC68360 hdlc 806C | |
4ppm protocol
Abstract: CRC-16 CRC32 MC68160 MPC823 CRC-CCITT 0xFFFF 0XFFF0000 IrDA Protocol
|
Original |
MPC823 MPC823 10BASE-T) MPC823, 10BASE-T MC68160 4ppm protocol CRC-16 CRC32 CRC-CCITT 0xFFFF 0XFFF0000 IrDA Protocol | |
2RD6
Abstract: RB35 TDNB0
|
Original |
TXC-05101C CRC-16 CRC-32 36-bit TXC-05101C-MB 2RD6 RB35 TDNB0 | |
RB35
Abstract: TB28 hdlc CRC16 CRC-16 CRC-32 TB31 TB32 RXB 17-18
|
Original |
TXC-05101C TXC-05101C TXC-05101C-MB RB35 TB28 hdlc CRC16 CRC-16 CRC-32 TB31 TB32 RXB 17-18 | |
gapped
Abstract: AN392 APP392 DS31256 TS24 E1 frame
|
Original |
DS31256 DS31256. DS31256, 256-channel com/an392 DS31256: AN392, gapped AN392 APP392 TS24 E1 frame | |
Bi-phase-L Coding
Abstract: CRC16 D555 MPC821 manchester differential
|
Original |
10-Mbps MPC821 Bi-phase-L Coding CRC16 D555 manchester differential | |
MPC821Contextual Info: Communication Processor Module 16.14.19.2 ASYNC HDLC CHANNEL FRAME TRANSMISSION PROCESSING. The ASYNC HDLC controller is designed to work with a minimum amount of intervention from the CPU core. It operates in a similar fashion to the HDLC controller on the MPC821. |
Original |
MPC821. MPC821 | |
processor 80386
Abstract: Motorola 68020 "network interface controller"
|
OCR Scan |
MUNICH32) MUNICH32, MUNICH32 processor 80386 Motorola 68020 "network interface controller" | |
hdlc
Abstract: CRC16 STS-48 WA01 WA02 NORTEL OC-12 "watermark" WA03
|
Original |
1024-channel hdlc CRC16 STS-48 WA01 WA02 NORTEL OC-12 "watermark" WA03 | |
hdlc
Abstract: ITA03968 MUNICH32 80386 microprocessor block diagram Motorola 68020 "network interface controller"
|
Original |
MUNICH32) 20320-H P-MQFP-160-1 80-bit ITA03968 hdlc ITA03968 MUNICH32 80386 microprocessor block diagram Motorola 68020 "network interface controller" | |
B15C
Abstract: d0415 TB-33 RB35
|
OCR Scan |
36-bit TXC-05101 CRC-16 CRC-32 TXC-05101 B15C d0415 TB-33 RB35 | |
iboc
Abstract: 1001H DS21455 DS21458 DS2155 DS21Q50 DS21Q55 DS26528 DS31256
|
Original |
DS2155, DS21Q50, DS21Q55, DS31256, DS26528, DS31256 DS21Q50 iboc 1001H DS21455 DS21458 DS2155 DS21Q55 DS26528 | |
Contextual Info: HDLC Device HDLC Controller TXC-05101C DATA SHEET Preliminary = DESCRIPTION — The TranSwitch TXC-05101C is a high speed, High Level Data Link Controller HDLC designed to send and receive packets at line rates up to 51.84 Mbit/s using either a nibble, byte-parallel, or serial interface. |
OCR Scan |
TXC-05101C TXC-05101C TXC-03001, TXC-03401, TXC-03701, TXC-03702, 34-Mbit/s TXC-21043, RS-232 AN-305: | |
PT7A6525
Abstract: PT7A6525J PT7A6525LJ PT7A6525L mc 6526 p pt7a6526je PT7A6525M PT7A6525LJE CD 1517 PT7A65
|
Original |
PT7A6525/6525L/6526 PT7A6526: modulo-128 PT0017 PT7A6525 PT7A6525J PT7A6525LJ PT7A6525L mc 6526 p pt7a6526je PT7A6525M PT7A6525LJE CD 1517 PT7A65 | |
|
|||
dwa 108 a
Abstract: TP3421 network crad J28A TP3410 TP3451 TP3451J TP3451N tp3057 TE1127.3
|
OCR Scan |
TP3451 64-byte TL/H/10727-19 TL/H/10727-20 dwa 108 a TP3421 network crad J28A TP3410 TP3451J TP3451N tp3057 TE1127.3 | |
Contextual Info: HDL C Device HDLC Controller TX C -0 5 1 01 C D A TA S H E E T Preliminary FEATURES DESCRIPTION • HDLC ISO/OSI level 2 functions, including internal flag, abort, and zero deletion/insertion The TranSwitch TXC-05101C is a high speed, High Level Data Link Controller HDLC designed to send |
OCR Scan |
CRC-16 CRC-32 36-bit TXC-05101C | |
CRC-16
Abstract: PT7A6632
|
Original |
PT7A6632 32-Channel 048Mb/s PCM-30 PT019 CRC-16 | |
mc 6526 p
Abstract: PT7A6525 motorola 6526
|
Original |
PT7A6525/6525L/6526 PT7A6526: modulo-128 PT7A6525/6525L: PT0017 mc 6526 p PT7A6525 motorola 6526 | |
hdlc
Abstract: 806C MC68360 MC68360 microcode ethernet
|
Original |
MC68360 hdlc 806C MC68360 microcode ethernet | |
motorola 6803Contextual Info: K M National À jÌ Semiconductor ADVANCE INFORMATION TP3451 ISDN HDLC and GCI Controller General Description Features The TP3451 is a microprocessor peripheral communica tions device designed as both a full-duplex HDLC Framing and formatting controller, and a serial GCI General Circuit |
OCR Scan |
TP3451 64-byte TP3451 TL/H/10727-18 motorola 6803 | |
DSLAM d50
Abstract: H10S-11 RxSD24
|
Original |
MC92460EC/D MC92460 MC92460IBIS MC92460ZU DSLAM d50 H10S-11 RxSD24 | |
hdlc
Abstract: LC4256ZE 4000ZE CRC-16 CRC-32 VHDL CODE FOR HDLC controller ispLEVER iso
|
Original |
4000ZE RD1009 4000ZE, 5000VG LC4256ZE-7MN144C, 1-800-LATTICE hdlc LC4256ZE CRC-16 CRC-32 VHDL CODE FOR HDLC controller ispLEVER iso | |
fireberd
Abstract: design of HDLC controller using vhdl TTC fireberd 6000A
|
Original |
||
TFC 718 S
Abstract: AR12-B5 AR11 AR13 T7121 T7121-EL T7121-EL2 T7121-PL T7121-PL2 T7250C
|
Original |
T7121 HIFI-64) T7250C. DS96-357ISDN DS90-087SMOS, AY95-006ISDN, TN96-010ISDN) TFC 718 S AR12-B5 AR11 AR13 T7121-EL T7121-EL2 T7121-PL T7121-PL2 T7250C |