Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    EXPRESS LOGIC Search Results

    EXPRESS LOGIC Result Highlights (5)

    Part ECAD Model Manufacturer Description Download Buy
    DFE2016CKA-1R0M=P2 Murata Manufacturing Co Ltd Fixed IND 1uH 1800mA NONAUTO Visit Murata Manufacturing Co Ltd
    LQW18CN55NJ0HD Murata Manufacturing Co Ltd Fixed IND 55nH 1500mA POWRTRN Visit Murata Manufacturing Co Ltd
    LQW18CNR56J0HD Murata Manufacturing Co Ltd Fixed IND 560nH 450mA POWRTRN Visit Murata Manufacturing Co Ltd
    DFE322520F-2R2M=P2 Murata Manufacturing Co Ltd Fixed IND 2.2uH 4400mA NONAUTO Visit Murata Manufacturing Co Ltd
    LQW18CN4N9D0HD Murata Manufacturing Co Ltd Fixed IND 4.9nH 2600mA POWRTRN Visit Murata Manufacturing Co Ltd

    EXPRESS LOGIC Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    PCI Express

    Abstract: northwest logic pci express verification for pci express PCI express design pci root complex DMA engine PCI express x1 specification
    Text: PCI Express Complete Core Block Diagram • Combines Northwest Logic’s PCI Express Core and PCI Express Back-End for a complete, easy-to-use PCI Express Solution PCI Express Back-End • x1, x4, x8 lane versions available • Comprehensive PCI Express PHY support


    Original
    PDF

    AN10373

    Abstract: ddr phy interface TI-XIO1100 ddr phy PX1011A XIO1100 TIXIO1100 analog buffers Texas instruments 8-bit altera board
    Text: External PHY Support in PCI Express MegaCore Functions May 2007, ver. 1.0 Introduction Application Note 443 The PCI Express Compiler generates customized PCI Express MegaCore functions that you can use to design PCI Express endpoints. The PCI Express MegaCore functions are compliant with PCI Express Base


    Original
    PDF

    lcd 40 pin diagram lvds

    Abstract: 18-bit DDR2 SDRAM LCD screen "NAND Flash" "NOR Flash" processor diagram Diode 1588 NAND Flash controller ecc MPC8360E-RDK memory card circuit diagram
    Text: PRODUCT BRIEF: Logic : Freescale MPC8360 COM Express System on Module The MPC8360 COM Express System on Module SOM is a compact, product-ready hardware and software solution that fast forwards embedded designs. MPC8360 COM EXPRESS : HIGHLIGHTS: The MPC8360 SOM adheres to the COM Express Compact


    Original
    MPC8360 32-bit lcd 40 pin diagram lvds 18-bit DDR2 SDRAM LCD screen "NAND Flash" "NOR Flash" processor diagram Diode 1588 NAND Flash controller ecc MPC8360E-RDK memory card circuit diagram PDF

    XI02000A

    Abstract: PCI express PCB footprint XIO3130 pci root complex XIO2000A XIO2000AGZZ XIO2000AZHH XIO2000AZZZ XIO2200A XIO2200AGGW
    Text: PCI Express Migrate. Integrate. Accelerate. PCI Express solutions XIO2000A PCI Express bridge chip Key features • Compliant with PCI Express to PCI/PCI-X Bridge Specification, Revision 1.0 • Compliant with PCI Express Base Specification, Revision 1.0a


    Original
    XIO2000A 100-MHz 125-MHz 66-MHz/32-bit XI02000A PCI express PCB footprint XIO3130 pci root complex XIO2000AGZZ XIO2000AZHH XIO2000AZZZ XIO2200A XIO2200AGGW PDF

    AMBA AXI dma controller designer user guide

    Abstract: BP132 AMBA AXI to APB BUS Bridge verilog code primecell PL330 AMBA AXI to AHB BUS Bridge verilog code manual de transistors k44 XP35 XP95 axi wrapper AMBA AXI designer user guide
    Text: Application Note 224 Example LogicTile Express 3MG design for a CoreTile Express A9x4. Document number: ARM DAI 0224 Issued: December 2009 Copyright ARM Limited 2009 Application Note 224 Example LogicTile Express 3MG design for a CoreTile Express A9x4 Copyright 2009 ARM Limited. All rights reserved.


    Original
    PDF

    Cyclic Redundancy Check simulation

    Abstract: PCI AHB DMA nvidia register
    Text: Compliant with PCI Express Base Specification 1.1 CPXP-EP PCI Express Endpoint Controller Core Implements a PCI Express endpoint controller that is compliant with PCI Express Base specification 1.1, including the Transaction, Data Link, and Physical protocol layers.


    Original
    250MB/s Cyclic Redundancy Check simulation PCI AHB DMA nvidia register PDF

    SPARTAN-6 GTP

    Abstract: msi g31 axi wrapper state machine diagram for axi bridge programmed fpga diagram and state machine axi 3 protocol XC6SLX4 DS820 MSIE PCIE interface
    Text: LogiCORE IP AXI Bridge for PCI Express v1.03.a DS820 April 24, 2012 Product Specification Introduction t LogiCORE IP Facts Table The Advanced eXtensible Interface (AXI) Root Port/Endpoint (RP/EP) Bridge for PCI Express is an interface between the AXI4 and PCI Express.


    Original
    DS820 SPARTAN-6 GTP msi g31 axi wrapper state machine diagram for axi bridge programmed fpga diagram and state machine axi 3 protocol XC6SLX4 MSIE PCIE interface PDF

    PC MOTHERBOARD CIRCUIT MANUAL msi

    Abstract: CIS demo board AA30 AB34 8 bit dip switch
    Text: Lattice PCI Express Demo User’s Guide January 2008 UG08_01.6 Lattice PCI Express Demo User’s Guide Lattice Semiconductor Lattice PCI Express Demo Overview Introduction This user’s guide describes how to install and run the Lattice PCI Express PCIe Endpoint IP demo. The demo


    Original
    PDF

    XIO2213A

    Abstract: 400M S100 S200 S400
    Text: XIO2213A www.ti.com SCPS187A – JANUARY 2008 – REVISED MARCH 2008 XIO2213A PCI Express to 1394b OHCI with 3-Port PHY FEATURES 1 • Full x1 PCI Express Throughput • Fully Compliant with PCI Express Base Specification, Revision 1.1 • Utilizes 100-MHz Differential PCI Express


    Original
    XIO2213A SCPS187A XIO2213A 1394b 100-MHz 125-MHz P1394b-2002 1394a-2000 400trollers 400M S100 S200 S400 PDF

    ICS874001

    Abstract: ics874001i ICS874001AGI-02LF ICS874001AGI-02 ICS874001I-02 ICS874001AGI-02T ICS4001AI02L ICS874001AGI-02LFT
    Text: PRELIMINARY ICS874001I-02 PCI EXPRESS/JITTER ATTENUATOR GENERAL DESCRIPTION FEATURES The ICS874001I-02 is a high performance Jitter ICS Attenuator designed for use in PCI Express sysHiPerClockS™ tems. In some PCI Express systems, such as those found in desktop PCs, the PCI Express clocks are


    Original
    ICS874001I-02 ICS874001I-02 199707558G ICS874001 ics874001i ICS874001AGI-02LF ICS874001AGI-02 ICS874001AGI-02T ICS4001AI02L ICS874001AGI-02LFT PDF

    vhdl code for 8-bit BCD adder

    Abstract: vhdl code for vending machine drinks vending machine circuit vending machine hdl led digital clock vhdl code respack 8 vending machine hdl structural vhdl code for multiplexers SR flip flop using discrete gates verilog code mealy for vending machine
    Text: VHDL Reference Guide Using Foundation Express with VHDL Design Descriptions Data Types Expressions Sequential Statements Concurrent Statements Register and Three-State Inference Writing Circuit Descriptions Foundation Express Directives Foundation Express


    Original
    XC2064, XC3090, XC4005, XC5210, XC-DS501 vhdl code for 8-bit BCD adder vhdl code for vending machine drinks vending machine circuit vending machine hdl led digital clock vhdl code respack 8 vending machine hdl structural vhdl code for multiplexers SR flip flop using discrete gates verilog code mealy for vending machine PDF

    ICS874001

    Abstract: 874001AGI-02LF ICS874001I-02 ICS874001AGI-02 ics874001agi ICS4001AI02L ICS74001I-02
    Text: PCI Express Jitter Attenuator ICS874001I-02 DATA SHEET General Description Features The ICS874001I-02 is a high performance Jitter Attenuator designed for use in PCI Express™ systems. In some PCI Express systems, such as those found in desktop PCs, the PCI Express clocks are


    Original
    ICS874001I-02 ICS874001I-02 ICS874001 874001AGI-02LF ICS874001AGI-02 ics874001agi ICS4001AI02L ICS74001I-02 PDF

    16 SEGMENT DISPLAY

    Abstract: J102 J105 16-segment led display
    Text: Lattice PCI Express Demo Installation User’s Guide January 2008 UG05_01.1 Lattice PCI Express Demo Installation User’s Guide Lattice Semiconductor Lattice PCI Express Demo Overview Introduction This user’s guide describes how to install and run the various Lattice PCI Express PCIe demos. This guide covers


    Original
    2000/XP/Server2003. TrD17 16 SEGMENT DISPLAY J102 J105 16-segment led display PDF

    2T912

    Abstract: ICS874003 ICS874003AG MOTHERBOARD pcb CIRCUIT diagram
    Text: ICS874003 PCI EXPRESS JITTER ATTENUATOR GENERAL DESCRIPTION FEATURES The ICS874003 is a high performance Differential-to-LVDS Jitter Attenuator designed for use in PCI Express systems. In some PCI Express systems, such as those found in desktop PCs, the PCI Express clocks are generated from a


    Original
    ICS874003 ICS874003 200kHz, 400kHz, 800kHz. 200kHz 874003AG 2T912 ICS874003AG MOTHERBOARD pcb CIRCUIT diagram PDF

    CYPRESS an2394

    Abstract: AN2352 an2394 AN2403 Cypress Projected Capacitive touch sensor design AN42137 QFN-10 SOIC-4 capsense capacitive touch slider
    Text: CapSense Express Software Tool AN42137 Author: Ram Krishna Garg Associated Part Family: CY8C201xx Software Version: PSoC Express 3.0 Associated Application Notes: AN44209, AN2403, AN2394, AN2393, AN2352 Application Note Abstract This application note explains how to use the CapSense Express software tool to configure the CapSense Express device. In


    Original
    AN42137 CY8C201xx AN44209, AN2403, AN2394, AN2393, AN2352 CYPRESS an2394 AN2352 an2394 AN2403 Cypress Projected Capacitive touch sensor design AN42137 QFN-10 SOIC-4 capsense capacitive touch slider PDF

    DB9 male connector PCB Mount

    Abstract: 16950 uart pci slot pinout BB16PCI958 PCI Express TL16C550 CHIP EXPRESS pci express cards RS232 Serial Interface cable 9-Pin D
    Text: N EW RoHS Compliant PX-101 PCI EXPRESS LOW PROFILE 1+1 PORT RS232 ‘ PCI EXPRESS CARDS ENGINEERED TO EXCEED EXPECTATIONS ‘ Description Low Profile PCI Express card provides 1 industry standard 9 pin RS232 serial COM port fits in any PCI Express slot e.g., x1, x4, x8


    Original
    PX-101 RS232 RS232 TL16C550, DB9 male connector PCB Mount 16950 uart pci slot pinout BB16PCI958 PCI Express TL16C550 CHIP EXPRESS pci express cards RS232 Serial Interface cable 9-Pin D PDF

    datasheet keypad 4x4

    Abstract: report 7 segment LED display project accelerometer mma1260d ADXL103 keypad 4x4 8 pin PSOC express keypad 4x4 7 segment LED display project 4x4 keypad encoder CHIP EXPRESS
    Text: Release Notes srn005 Express Pak 1 for PSoC Express Version 2.0 Release Date: March 2006 Thank you for your interest in PSoC Express™. The information in this document lists installation requirements and describes software updates and changes as related to Express Pak 1 for


    Original
    srn005 162nd datasheet keypad 4x4 report 7 segment LED display project accelerometer mma1260d ADXL103 keypad 4x4 8 pin PSOC express keypad 4x4 7 segment LED display project 4x4 keypad encoder CHIP EXPRESS PDF

    asus p5rd1-vm motherboard diagram

    Abstract: Desktop motherboard asus MOTHERBOARD troubleshooting asus a6 pci express tlp asus motherboard block diagram 64wr D975XBX p5rd1 SC80
    Text: Lattice PCI Express Throughput Demo User’s Guide January 2008 UG01_01.1 Lattice PCI Express Throughput Demo User’s Guide Lattice Semiconductor Lattice PCI Express Throughput Demo Overview Introduction This user’s guide describes how to run the Lattice PCI Express Throughput demo on a Windows system Microsoft


    Original
    Windows2000, Server2003) D975XBX D975XBX 975/ICH7 DL145 asus p5rd1-vm motherboard diagram Desktop motherboard asus MOTHERBOARD troubleshooting asus a6 pci express tlp asus motherboard block diagram 64wr p5rd1 SC80 PDF

    ICS874001

    Abstract: ICS874001I-05 ics874001agi05 ICS874001AGI-05 BLM18BB221SN1 ICS4001AI05L ICS74001I-05 874001AGI-05LF IDT Package top side Marking format
    Text: PCI Express Jitter Attenuator ICS874001I-05 DATA SHEET General Description Features The ICS874001I-05 is a high performance Jitter Attenuator designed for use in PCI Express™ systems. In some PCI Express systems, such as those found in desktop PCs, the PCI Express clocks are


    Original
    ICS874001I-05 ICS874001I-05 ICS874001 ics874001agi05 ICS874001AGI-05 BLM18BB221SN1 ICS4001AI05L ICS74001I-05 874001AGI-05LF IDT Package top side Marking format PDF

    wishbone

    Abstract: genesys virtex 5
    Text: Compliant with PCI Express Base Specification 1.1 CPXP-EP PCI Express Endpoint Controller Core with SoC Bridge Extensions for AHB, AXI and Wishbone Implements a PCI Express endpoint controller that is compliant with PCI Express Base specification 1.1, including the Transaction, Data Link, and Physical protocol layers. It


    Original
    250MB/s wishbone genesys virtex 5 PDF

    PCI AHB DMA

    Abstract: tsmc 0.18 axi bridge
    Text: Compliant with PCI Express Base Specification 1.1 CPXP-EP PCI Express Endpoint Controller Core with SoC Bridge Extensions for AHB, AXI and Wishbone Implements a PCI Express endpoint controller that is compliant with PCI Express Base specification 1.1, including the Transaction, Data Link, and Physical protocol layers. It


    Original
    250MB/s PCI AHB DMA tsmc 0.18 axi bridge PDF

    Untitled

    Abstract: No abstract text available
    Text: Compliant with PCI Express Base Specification 1.1 CPXP-EP PCI Express Endpoint Controller Megafunction with SoC Bridge Extensions for AHB, AXI and Wishbone Implements a PCI Express endpoint controller that is compliant with PCI Express Base specification 1.1, including the Transaction, Data Link, and Physical protocol layers. It


    Original
    250MB/s PDF

    Untitled

    Abstract: No abstract text available
    Text: PCI Express Jitter Attenuator ICS874005 DATA SHEET GENERAL DESCRIPTION FEATURES The ICS874005 is a high performance Differential-to-LVDS Jitter Attenuator designed for use in PCI Express systems. In some PCI Express systems, such as those found in desktop PCs, the PCI Express clocks are generated from a


    Original
    ICS874005 ICS874005 200kHz, 400kHz, 800kHz. 200kHz ICS874005AG PDF

    Untitled

    Abstract: No abstract text available
    Text: Compliant with PCI Express Base Specification 1.1 CPXP-EPx8 PCI Express Endpoint Controller Core with SoC Bridge Extensions for AMBA AXI Implements a PCI Express endpoint controller that is compliant with PCI Express Base specification 1.1, including the Transaction, Data Link, and Physical protocol layers. It


    Original
    PDF