STP1080A
Abstract: IEEE1149
Text: STP1080A July 1997 UltraSPARC -I Data Buffer UDB-I DATA SHEET Companion Device for 167/200 MHz UltraSPARC-I Systems DESCRIPTION The UDB-I is a data buffer device used in UltraSPARC-I systems to connect the CPU and its external SRAM cache bus to the system bus:
|
Original
|
PDF
|
STP1080A
STP1080ABGA-83
STP1080ABGA-100
STP1080A
IEEE1149
|
STP1080ABGA-100
Abstract: No abstract text available
Text: STP1080A July 1997 UltraSPARC -I Data Buffer UDB-I DATA SHEET Companion Device for 167/200 MHz UltraSPARC-I Systems DESCRIPTION The UDB-I is a data buffer device used in UltraSPARC-I systems to connect the CPU and its external SRAM cache bus to the system bus:
|
Original
|
PDF
|
STP1080A
STP1080BGA
STP1080.
STP1080ABGA-83
STP1080ABGA-100
|
STP1081
Abstract: 75193 Sun UltraSparc T2 40N20
Text: STP1081 July 1997 UltraSPARC -II Data Buffer UDB-II DATA SHEET Companion Device for 250/300 MHz UltraSPARC-II Systems DESCRIPTION The UltraSPARC-II Data Buffer (UDB-II) consists of two identical ASICs connecting the UltraSPARC-II microprocessor and its E-Cache to the system data bus (i.e., UPA bus). These two are designated UDB_H (for the
|
Original
|
PDF
|
STP1081
256-Pin
STP1081ABGA-125
STP1081ABGA-150
STP1081
75193
Sun UltraSparc T2
40N20
|
82801DB
Abstract: E8870DH intel 4002 W32 MARKING 82802AC 82870P2 E8870 E8870IO E8870SP P64H2
Text: Intel E8870IO Server I/O Hub SIOH Datasheet Product Features • ■ ■ ■ ■ ■ ■ Scalability Port (SP): — Two SPs with 3.2 GB/s peak bandwidth per direction per SP. — Bi-directional SPs for a total bandwidth of 12.8 GB/s. Four Hub Interface 2.0 Ports:
|
Original
|
PDF
|
E8870IO
82870P2
64-bit
P64H2)
16-bit,
82801DB.
128-byte
82801DB
E8870DH
intel 4002
W32 MARKING
82802AC
E8870
E8870SP
P64H2
|
GT-64121A
Abstract: RD5B R5000 RC4650 RC5000 RM7000 16M x8 55ns 72 pin flash dimm w01w GT-64120A MIPS R7000
Text: GT–64121A Galileo System Controller for RC4650/4700/5000 and RM526X/527X/7000 CPUs Datasheet Revision 1.0 MAR 14, 2000 Please contact Galileo Technology for possible updates before finalizing a design. FEATURES • Integrated system controller with PCI interface
|
Original
|
PDF
|
4121A
RC4650/4700/5000
RM526X/527X/7000
64-bit
RM526X,
RM527X
RM7000
RC4650
RC5000
R5000
GT-64121A
RD5B
16M x8 55ns 72 pin flash dimm
w01w
GT-64120A
MIPS R7000
|
DBL 2028
Abstract: ST412 ST412HP ST506 WD10C01A ST412 120
Text: WD10C01A TABLE OF CONTENTS Page Section Title 1.0 INTRODUCTION Features 1.1 20-1 20-1 2.0 GENERAL DESCRIPTION 20-2 3.0 SYSTEM BLOCK DIAGRAM 20-3 4.0 SIGNAL DESCRIPTION 20-4 5.0 ARCHITECTURE Error Correction And Detection Codes 5.1 5.1.1 CCID-CRC Reed-Solomon ECC
|
Original
|
PDF
|
WD10C01A
WD10COO
WD10C01A.
WD10COO;
DBL 2028
ST412
ST412HP
ST506
WD10C01A
ST412 120
|
yx 801
Abstract: yx 801 led STROM RELAIS Relais ECC 85 801 yx STROM RELAIS yx 801 ecc c t23 montage relais
Text: Zeitrelais Multi-asymmetrischer Taktgeber Typ ECC • • • • • • • • • • • • • • • Produktbeschreibung Dreifach-Funktions-Zeitrelais, asymmetrischer Taktgeber mit individuell wählbaren Zeitbereichen T1 & T2 von 0,1 s bis 100 h.
|
Original
|
PDF
|
|
cmps a42
Abstract: SL357 82459AD mark code t4 diode 82459 A671 transistor cmps a44 cmps A45 82459AC cmps a55
Text: Pentium II Processor Specification Update Release Date: April 1999 Order Number: 243337-025 The Pentium II processor may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are documented in this Specification
|
Original
|
PDF
|
|
MIPS R7000
Abstract: gt-64120a GT-64111
Text: GT–64120A Galileo System Controller For RC4650/4700/5000 and RM526X/527X/7000 CPUs Product Preview Revision 1.0 FEB 29, 2000 Please contact Galileo Technology for possible updates before finalizing a design. FEATURES • Integrated system controller with PCI interface
|
Original
|
PDF
|
4120A
RC4650/4700/5000
RM526X/527X/7000
64-bit
RM526X,
RM527X
RM7000
RC4650
RC5000
R5000
MIPS R7000
gt-64120a
GT-64111
|
Untitled
Abstract: No abstract text available
Text: 26792 Rev. 3.02 AMD-8132 HyperTransport™ PCI-X 2.0 Tunnel Data Sheet March 2005 AMD-8132™ HyperTransport™ PCI-X® 2.0 Tunnel Product Summary Overview The AMD-8132™ HyperTransport™ PCI-X®2.0 tunnel developed by AMD provides two PCI-X bridges
|
Original
|
PDF
|
AMD-8132â
AMD-8132
16-bit
input/16-bit
AMD-8132
|
STP1080
Abstract: ultrasparc 3
Text: UltraSPARC -! Data Buffer UDB-I DATA SHEET Companion Device for 167/200 MHz UltraSPARC-1 Systems D e s c r ip t io n The UDB-I is a data buffer device used in UltraSPARC-1 system s to connect the CPU and its external SRAM cache bus to the system bus: • On the C P U /SR A M side, the E-Cache Bus consists of 128 data bits and 16 parity bits
|
OCR Scan
|
PDF
|
STP1080BGA
STP1080.
STP1080ABGA-83
STP1080ABGA-100
STP1080
ultrasparc 3
|
Sun UltraSparc T2
Abstract: Sun UltraSparc T1 STP1080 sparc v8 spitfire Sun UltraSparc II
Text: Prel i m i na r y SPA RC T echrdogy STP1080 Business May 1995 UltraSPARC-1 Data Buffer U DB DATA SHEET Revision 0.3 Introduction The UltraSPARC^ Data Buffer(UDB) consists of two chips that connect UltraSPARC-! and its E-eache to a 144bit data bus. Data Buffer chips move data between the E-eache and DataBus. The E-eache data bus, EcacheBus,
|
OCR Scan
|
PDF
|
STP1080
144bit
16paritybils.
STP1080
44ayer
Sun UltraSparc T2
Sun UltraSparc T1
sparc v8
spitfire
Sun UltraSparc II
|
Untitled
Abstract: No abstract text available
Text: STP1080A S un M ic r o e l e c t r o n ic s J u ly 1997 UltraSPARC -! Data Buffer UDB-I DATA SHEET Companion Device for 167/200 MHz UltraSPARC-I Systems D e s c r ip t io n The UDB-I is a data buffer device used in UltraSPARC-1 system s to connect the CPU and its external SRAM
|
OCR Scan
|
PDF
|
STP1080A
|
Liming T78 5v
Abstract: Liming T78 8751 microcontroller controller st506 82C780 68HC11 ST506 ST-506 Chips and Technologies microchannel timing microchannel
Text: 82C780 Microchanneltm Hard Disk Controller t Prelim in ary D a t a S h e e t January 1989 The Information contained in this document is being issued In advance of the production cycia of this device. The parameters for the device may change before final production. This document is protected by copyright and contains
|
OCR Scan
|
PDF
|
82C780
Liming T78 5v
Liming T78
8751 microcontroller
controller st506
68HC11
ST506
ST-506
Chips and Technologies microchannel timing
microchannel
|
|
Untitled
Abstract: No abstract text available
Text: S un M icroelectronics O c to b e r 1996 UltraSPARC -!! Data Buffer UDB-II DATA SHEET High-Capacity, Two-Speed Data Transfer D e s c r ip t io n The UltraSPARC-II Data Buffer (UDB-II) consists of two identical integrated circuit microchips connecting the UltraSPARC-II microprocessor and its E-Cache to the slower system data bus. These
|
OCR Scan
|
PDF
|
127rrm
ASAWCCR-232
1081ABG
|
Untitled
Abstract: No abstract text available
Text: S un M icroelectronics O c to b e r 1996 UltraSPARC -!! Data Buffer UDB-II DATA SHEET High-Capacity, Two-Speed Data Transfer D e s c r ip t io n The UltraSPARC-II Data Buffer (UDB-II) consists of two identical integrated circuit microchips connecting the UltraSPARC-II microprocessor and its E-Cache to the slower system data bus. These
|
OCR Scan
|
PDF
|
ASAM/CCR-232
1081ABG
|
UltraSPARC ii
Abstract: No abstract text available
Text: i f 4 4 oooo ò o o < »000 ° 00 ° c IO 5 5 o o o < »0000 000 « IOOOO 0 0 ( UltraSPARC-II Data Bujjer (UDB-II Data Sh eet O c t o b e r 1 996 STP1081 S un M ic r o e le c t r o n ic s October 1996 UltraSPARC -II Data Buffer (UDB-II) DATA SHEET High-Capacity, Two-Speed Data Transfer
|
OCR Scan
|
PDF
|
STP1081
UltraSPARC ii
|
UltraSPARC ii
Abstract: No abstract text available
Text: if 4 4 o o oo »000 ° 00 ° c IO 5 5 o »0000 000 « ò o o < o o < IO O O O 00( WËÊIÊÈËÎIËKÊËÊË UltraSPARC-II D ata Buffer (UDB-II Data Sheet October 1996 STP1081 S un M icroelectronics S T P 10 8 1 O c to b e r 1996 »TM UltraSPARC -II Data Buffer (UDB-II)
|
OCR Scan
|
PDF
|
STP1081
UltraSPARC ii
|
WD10C00
Abstract: WD10C01
Text: WD10C01 INTRODUCTION 1.0 INTRODUCTION The WD10C01 is a VLSI Winchester/Optical Disk Controller chip that provides the data handling and control for intelligent disk applications. The WD10C01 interfaces to nearly any serial disk in terface, including ST412, ST412HP, ESDI, SMD,
|
OCR Scan
|
PDF
|
WD10C01
WD10C01
ST412,
ST412HP,
WD10C00
|
Untitled
Abstract: No abstract text available
Text: WDWC01 WESTERN D IG IT A L CORP 54E D • 1710526 TABLE OF CONTENTS Section 1.0 2.0 T- 5 2 - 3 3 - 6 3 Title Page INTRODUCTION . 1.1 Features . GENERAL DESCRIPTION G 0 1 S 1 3 0 Ö 10 M ltlD C 21-1 21-1 . . 21-2 3.0
|
OCR Scan
|
PDF
|
WDWC01
WD10C01
WD10C00
WD10C01
WD10C01.
WD10C00;
WD10C01,
|
Untitled
Abstract: No abstract text available
Text: STORAGE WES T ER N DI G I TA L CORP M IE D E3 =1710220 OQO'ïMSD 'T 5 E S kJDC -5 2 3 g WDIOCOIA Winchester Disk Controller 5JS WESTERN DIGITAL WD10C01A WESTERN D IG IT A L C0RP mE D B =1710220 000=1451 7 B H C TABLE OF CONTENTS T -S 2 - Section Title 1.0
|
OCR Scan
|
PDF
|
WD10C01A
WD10C00
WD10C01A.
WD10C00;
WD10C01A,
|
wd10c00
Abstract: winchester wdc 88 Western Digital WD10C01 smd a253 ST412 ST412 120
Text: WESTERN DIGITAL CORP ODISlB'i GTR 54E T> . \ \ ., r ^ v T r ^ r n jf^rJ .l -,L• ' Í L-■-'■J - - 1-r^~J.'; r »" i X / r ’i ■: / t '/. '4- r V /i "J ^ ■ï r f i 1 ►I*1/ - / ■ v ]p ' ’ \ - s \ - j -% ! i m 1■; r t - v ì T - 5 Z - 3 3 ' l¿>3>
|
OCR Scan
|
PDF
|
WD10C01
T-5Z-33-
WDWC01
0D1S130
WD10C00
WD10C01
WD10C01.
winchester wdc 88
Western Digital
smd a253
ST412
ST412 120
|
MSB2521
Abstract: 144-GPY2 sds rsl2 BUX 127 5-bf7 67-SD15 BC011 TGS 815 85A7 WD61C96A
Text: INTRODUCTION WD61C96A 1.0 INTRODUCTION 1.1 GENERAL DESCRIPTION 1.1.3 This document describes a single chip VLSI Peripheral Cache Manager, SCSI bus controller, and Disk Controller device, the WD61C96A, for target mode of operation. The WD61C96A is a highly integrated CMOS VLSI device which
|
OCR Scan
|
PDF
|
WD61C96A
WD61C96A,
WD61C96A
WD61C40A
WD33C96A
16-bit
WD61C40A
208-pin
MSB2521
144-GPY2
sds rsl2
BUX 127
5-bf7
67-SD15
BC011
TGS 815
85A7
|
lc7866
Abstract: No abstract text available
Text: DVD Front End 1C LC78661W Specifications [Preliminary] Functional Description SANYO Electric Co., Ltd. Semiconductor Company System Business Division, Digital A udio Business Unit DVD Front End 1C Preliminary Specifications Contents page 1. Overview . 1
|
OCR Scan
|
PDF
|
LC78661W
106Dh)
l06Eh)
106Eh)
lc7866
|