DRAM NIBBLE MODE Search Results
DRAM NIBBLE MODE Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
TMS4030JL |
![]() |
TMS4030JL - TMS4030 - DRAM, 4KX1, 300ns, MOS, CDIP22 |
![]() |
![]() |
|
4164-15FGS/BZA |
![]() |
4164 - DRAM, 64K X 1, 3-STATE OUTPUTS, 150 NS ACCESS TIME - Dual marked (8201006ZA) |
![]() |
![]() |
|
4164-15JDS/BEA |
![]() |
4164 - DRAM, 64K X 1, 3-STATE OUTPUTS, 150 NS ACCESS TIME - Dual marked (8201006EA) |
![]() |
![]() |
|
4164-12JDS/BEA |
![]() |
4164 - DRAM, 64K X 1, 3-STATE OUTPUTS, 120 NS ACCESS TIME - Dual marked (8201008EA) |
![]() |
![]() |
|
UC1847J/B |
![]() |
UC1847 - Current Mode PWM Controller |
![]() |
![]() |
DRAM NIBBLE MODE Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
916JContextual Info: June 1991 Edition 3.0 FUJITSU DATA SHEET M B 8 1 C 1 0 0 1 A - 70L/-80L/-10L CMOS 1M x 1 BIT NIBBLE MODE LOW POWER DRAM CMOS 1,048,576 X 1 Bit Nibble Mode Low Power DRAM The Fujitsu MB81C1001A is a CMOS, fully decoded dynamic RAM organized as 1,048,576 words |
OCR Scan |
70L/-80L/-10L MB81C1001A JV0056-916J3 916J | |
h7csContextual Info: June 1991 Edition 3.0 FUJITSU DATA SHEET M B 8 1 C 1 0 0 1 A - 70U -80U -W L CMOS 1Mx 1 BIT NIBBLE MODE LOW POWER DRAM CMOS 1,048,576 X 1 Bit Nibble Mode Low Power DRAM The Fujitsu MB81C1001A is a CMOS, fully decoded dynamic RAM organized as 1,048,576 words |
OCR Scan |
MB81C1001A MB81C1001A-70L MB81C1001A-80L MB81C1001A-10L 24-LEAD FPT-24P-M05) F24021S-3C 000SE45 h7cs | |
Contextual Info: June 1990 Edition 2.0 — FUJITSU DATA SHEET MB814101-80/-10/-12 CMOS 4,194,304 BIT NIBBLE MODE DYNAMIC RAM CMOS 4,194,304 x 1 Bit Nibble Mode Dynamic RAM The Fujitsu MB814101 is a fully decoded CMOS dynamic RAM DRAM that contains a total of 4,194,304 memory calls in a x 1 configuration. The MB814101 features a nibble |
OCR Scan |
MB814101-80/-10/-12 MB814101 26-LEAD MB814101-80 MB814101-10 MB814101-12 | |
Contextual Info: March 1993 Edition 2.0 FUjlTSU DATA SHEET M B S 8 1 3 2 1 0 1-60/-70/-80 CMOS 32M x 1 BIT NIBBLE MODE DYNAMIC RAM CMOS 33,554,432 x 1 BIT Nibble Mode Dynamic RAM Fujitsu MBS8132101 is a fully decoded CMOS Dynamic RAM DRAM that contains a total of 33,554,432 memory cells in a x1 configuration. MBS8132101 DRAM has 2 chips of 16M DRAM |
OCR Scan |
MBS8132101 096-bits JV0006-933J2 | |
Contextual Info: June 1990 Editar 2.0 FUJITSU D A TA S H E E T — MB814101-80/-10/-12 CMOS 4,194,304 BIT NIBBLE MODE DYNAMIC RAM CMOS 4,194,304 x 1 Bit Nibble Mode Dynamic RAM The Fujitsu MB814101 is afully decoded CMOS dynamic RAM DRAM) that contains a total of 4,194,304 memory celte in ax 1 configuration. The MB814101 features a nibble |
OCR Scan |
MB814101-80/-10/-12 MB814101 26-lead C26064S-1C MB814101-80 MB814101-10 MB814101-12 | |
IC MARKING A60Contextual Info: March 1992 Edition 1.0 FUJITSU DATA SHEET M B 8 1 4 1 0 1 A - 6 0 /- 7 0 /- 8 0 CMOS 4M x 1 BIT NIBBLE MODE DRAM CMOS 4,194,304 x 1 BIT NIBBLE MODE DYNAMIC RAM The Fujitsu MB814101A is a fully decoded CMOS Dynamic RAM DRAM that contains a total of 4,194,804 memory cells in a x1 configuration. The MB814101A |
OCR Scan |
MB814101A 048-bits JV0093-- 923J1 IC MARKING A60 | |
MB814101-80U-10U-12LContextual Info: November 1990 Edition 1.0 FUJITSU DATA SHEET MB814101-80U-10U-12L CMOS 4M x 1 BIT NIBBLE MODE LOW POWER DYNAMIC RAM CM O S 4M x 1 Bit Nibble Mode Low Power Dynamic RAM The Fujitsu MB814101 isafullydecodedCMOSdynam ic R A M DRAM that containsa total of 4,194,304 memory cells in ax 1 configuration. The MB814101 features a nibble |
OCR Scan |
MB814101-80U-10U-12L MB814101 FPT-26P-M MB814101-80U-10U-12L | |
motorola dram 16 x 16
Abstract: DRAM refresh EC000 MC68322
|
OCR Scan |
MC68322 EC000 256-word motorola dram 16 x 16 DRAM refresh | |
Contextual Info: September 1993 Edition 3.1 FUJITSU DATA SHEET MB8116101-60/-70/-80 CM O S 16M x 1 B IT NIBBLE M O D E DYNAMIC RAM CMOS 16,777,216 x 1 BIT Nibble Mode Dynamic RAM The Fujitsu MB8116101 is a fully decoded CMOS Dynamic RAM DRAM that contains a total of 16,777,216 memory cells in a x1 configuration. The MB8116101 features a "nibble" mode of |
OCR Scan |
MB8116101-60/-70/-80 MB8116101 096-bits V32002S-5C | |
Static RAM fujitsu
Abstract: ZIP-20P-M02
|
OCR Scan |
MB814101-80U-10U- MB814101 FPT-26P-M01 FPT-26P-M02 Static RAM fujitsu ZIP-20P-M02 | |
e33i
Abstract: IC1001
|
OCR Scan |
MB81C1001A-70L/-80L/-WL B81C1001A MB81C1001A 24-LEAD FPT-24P-M04) F24020S-2C MB81C1001A-70L MB81C1001A-80L MB81C1001A-10L e33i IC1001 | |
MB81C1001-12
Abstract: MB81C1001-10 81C100 81c1001 MB81C1001 MB81C1001-70 MB81C1001-80 EI96
|
OCR Scan |
MB81C1001-70/-80/-W/-12 MB81C1001 26-lead ei969 C260HS-1C MB81C1001-70 MB81C1001-80 MB81C1001-12 MB81C1001-10 81C100 81c1001 EI96 | |
MB8101
Abstract: MB81C1001-10 RBS 2106 equivalent RBS 2107
|
OCR Scan |
MB81C1001-70/-80/-10/-12 MB81C1001 C26064S-1C MB81C1001-70 MB81C1001-80 MB81C1001-10 MB81C1001-12 20-LEAD MB8101 RBS 2106 equivalent RBS 2107 | |
Contextual Info: November 1992 Edition 1.0 FUJITSU DATA SHEET M B 8 1 1 7 1 0 1 -60/-70/-80 CMOS 16M x 1 BIT NIBBLE MODE DYNAMIC RAM CMOS 16,777,216 x 1 BIT Nibble Mode Dynamic RAM The Fujitsu MB8117101 is a fully decoded CMOS Dynamic RAM DRAM that contains a total of 16,777,216 memory cells in a x1 configuration. The MB8117101 features a "nibble” mode of |
OCR Scan |
MB8117101 096-bits KV0008-92YK1 | |
|
|||
krania
Abstract: 9j16 MB814101-10 MB814101-80
|
OCR Scan |
MB814101-80/-10/-12 MB814101 C2B053S-1C MB814101-80 20-LEAD krania 9j16 MB814101-10 MB814101-80 | |
Contextual Info: p March 1992 Edition 1.0 = DATA S H E E T - FUJITSU M B 8 1 4 1 0 1 A - 6 0 /-7 0 /-8 0 CMOS 4M x 1 B IT NIBBLE M O DE DRAM CMOS 4,194,304 X 1 BIT NIBBLE MODE DYNAMIC RAM The Fujitsu M B814101A is a fully decoded CMOS Dynamic RAM (DRAM that contains a total of 4,194,804 memory cells in a x1 configuration. The MB814101A |
OCR Scan |
B814101A MB814101A 048-bits JV0093--923J1 | |
Contextual Info: February 1990 Edition 3.0 FUJITSU DATA SHEET : MB81C1001-70/-80/-10/-12 CMOS 1,048,576 BIT NIBBLE MODE DYNAMIC RAM CMOS 1M x 1 Bit Nibble Mode DRAM The Fujitsu MB81C1001 is a CMOS, fully decoded dynamic RAM organized as 1,048,576 words x 1 bit. The MB81C1001 has been designed for mainframe |
OCR Scan |
MB81C1001-70/-80/-10/-12 MB81C1001 LCC-26P-M04) C260MS-1C MB81C1001-70 MB81C1001-80 MB81C1001-10 | |
Contextual Info: June 1991 Edition 4.0 FUJITSU DATA SHEET M B 8 1 C 1 0 0 1 A - 6 0 /- 7 0 /- 8 0 / - 1 0 CMOS 1M x 1 BIT NIBBLE MODE DYNAMIC RAM CMOS 1,048,576 X 1 Bit Nibble Mode DRAM The Fujitsu MB81C1001AisaCMC>S, fully decoded dynamic RAM organized as 1,048,576 words |
OCR Scan |
MB81C1001AisaCMC MB81C1001A F24020S-3C MB81C1001A-60 MB81C1001A-70 MB81C1001A-80 MB81C1001A-10 24-LEAD FPT-24P-M05) | |
Contextual Info: I KM41C4001A ^ CM OS DRAM 4 M X 1 Bit CMOS Dynamic RAM with Nibble Mode FEATURES GENERAL DESCRIPTION Performance range: tR A C tC A C tRC 70ns 20ns 130ns KM 41C4001 A- 8 80ns 20ns 1 50ns K M 41C 4001A -10 100ns 25ns 1 80ns KM 41C4001 A- 7 Nibble Mode operation |
OCR Scan |
KM41C4001A 41Codify-write 18-LEAD 20-LEAD | |
nibble modeContextual Info: Electronic Designs Inc. EDH44256N-10/12/15 256K x 4 DRAM NIBBLE MODE The EDH44256N has nibble mode capacity, yielding access to 16 bits at one time. The EDH44256N is intended for use in any application where large quantities of memory are required and/or board space is of prime concern. General |
OCR Scan |
EDH44256N-10/12/15 EDH44256N nibble mode | |
Contextual Info: Electronic Designs Inc. EDH4464N-10/12 64K x 4 DRAM NIBBLE MODE The EDH4464N has nibble mode capacity, yielding access to 16 bits at one time. The EDH4464N is intended for use in any application where large quantities of memory are required and/or board space is of prime concern. General uses |
OCR Scan |
EDH4464N-10/12 EDH4464N 100ns 160ns | |
Contextual Info: June 1991 Edition 4.0 FUJITSU DATA SHEET MB81C1001A-60/-70/-80/-10 CMOS 1 Mx 1 BIT NIBBLE MODE DYNAMIC RAM CMOS 1,048,576 X 1 Bit Nibble Mode DRAM The Fujitsu MB81C1001A is a CMOS, fully decoded dynamic RAM organized as 1,048,576 words x 1 bit. The MB81C1001A has been designed for mainframe memories, buffer memories, and |
OCR Scan |
MB81C1001A-60/-70/-80/-10 MB81C1001A and67 MB81C1001A-60 MB81C1001A-70 MB81C1001A-80 MB81C1001A-10 24-LEAD | |
Contextual Info: F£B u FUJITSU October 1992 Edition 1.1 DATA SHEET M B S 8 1 3 2 1 0 1 - 6 0 /- 7 0 / - 8 0 CMOS 32M x 1 BIT NIBBLE MODE DYNAMIC RAM CMOS 33,554,432 x 1 BIT Nibble Mode Dynamic RAM Fujitsu MBS8132101 is a fully decoded CMOS Dynamic RAM DRAM that contains a total of |
OCR Scan |
MBS8132101 096-bits | |
Contextual Info: 'f c N i- e »« _ Fu' j DATASHEET M B 8 1 1 6 1 0 1 -60/-70/-80 CMOS 16M x 1 Bit Nibble Mode Dynamic RAM The Fujitsu MB8116101 is a fully decoded CMOS Dynamic RAM DRAM that contains a total of 16,777,216 memory cells in a x1 configuration. The MB8116101 features a nibble |
OCR Scan |
MB8116101 four-3211 l37D-E-TE-DS |