DELAY111 Search Results
DELAY111 Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
84C300AContextual Info: Full Duplex 84C 300A 4-Port Fast Ethernet Controller Technology Incorporated PRELIMINARY _April 19, 1996 Features • Low Power CMOS Technology ■ 4-Port Ethernet Controller Optimized for Note: Check for latest Data Sheet revision |
OCR Scan |
84C300A 100Base-T4 100Base-TX, 100Base-FX 10Base-T ANSI/IEEE802 10Base-5) 10Base-2) 10Base-T) 10MBlt/sec | |
Contextual Info: « LOW-POWER HEX PECL-TO-TTL TRANSLATOR SYNERGY SEMICONDUCTOR FE A T U R E S PRELIMINARY SY100S390 DESCRIPTION The SY100S390 is a hex PECL-to-TTL translator for converting 100K logic levels to TTL logic levels. Unlike other level translators, the SY100S390 operates using only one |
OCR Scan |
SY100S390 SY100S390 | |
84C30A
Abstract: 051b3
|
OCR Scan |
84C30A ANSI/IEEE802 10Base-5) 10Base-T) MD400151/A 84C30A 051b3 | |
SY-510
Abstract: 7006L 7006S
|
OCR Scan |
IDT7006S/L 20/25/35/55/70ns 75/77/20/25/35l55ns IDT7006S 750mW IDT7006L 700mW IDT7006 SY-510 7006L 7006S | |
palc22v10d programming guideContextual Info: Flash Erasable, Reprogrammable CMOS PAL Device Features • Advanced second-generation PAL architecture • Low power — 90 mA max. commercial 10 ns — 130 mA max. commercial (7.5 ns) • CMOS Flash EPROM technology for electrical erasabllity and reprogrammablllty |
OCR Scan |
133-MHz 110-MHz 15-ns 25-ns PALC22V10D-15JC PALC22V10D-15PC PALC22V1OD-15JI PALC22V10D-15PI PALC22V1 OD-15DMB palc22v10d programming guide | |
s3102
Abstract: MS310256-15PC
|
OCR Scan |
150ns MS310256 768x8 MS310256 PID031 MS310256-15PC MS310256-15XC P28-3 s3102 | |
pll 566
Abstract: pll 565 application pll 565 DJZ capacitor CA1310 565 PLL AD P71 CA10 CA12 elan microelectronics 1999
|
Original |
ICE567 EM78565 EM78566 EM78567 EM78567/566/565 EM78P567/566/565 EM78R567 DELAY22 1999/Jun/14 pll 566 pll 565 application pll 565 DJZ capacitor CA1310 565 PLL AD P71 CA10 CA12 elan microelectronics 1999 | |
Contextual Info: 11S8>s\i jdt HIGH-SPEED 32K x 8 DUAL-PORT STATIC RAM IDT7007S/L Integrated Device Technology, Inc. FEATURES: • True Dual-Ported memory cells which allow simulta neous reads of the same memory location • High-speed access — Military: 25/35/55ns max.) |
OCR Scan |
IDT7007S/L 25/35/55ns 20/25/35/55ns IDT7007S 750mW IDT7007L IDT7007 MIL-STD-883, 80-pin | |
Contextual Info: HIGH SPEED 3.3V 2K X 8 DUAL-PORT STATIC RAM WITH INTERRUPTS IDT71V321S/L IDT71V421S/L Features * * High-speed access ♦ BUSY output flag on IDT71V321; BUSY input on IDT71V421 - Industrial: 25ns max. * Fully asynchronous operation from either port - Commercial: 25135155ns (max.) |
OCR Scan |
IDT71V321S/L IDT71V421S/L IDT71V321; IDT71V421 25135155ns IDT71V321/IDT7W421S 325mW 52-pin 64-pin IDT7IV321/V421L | |
SY 3803 12A
Abstract: dw02a
|
OCR Scan |
15/2Q/25/35/55ns IDT70V27S 500mW IDT70V27L 660mW IDT70V27 SY 3803 12A dw02a | |
Contextual Info: Full Duplex Technology, Incorporated Full Duplex CMOS Ethernet 10/100 Mega Bit/Sec Data Link Controller Preliminary _ April 19, 1996 Features • Low Power CMOS Technology ■ 10/100 MBit Ethernet Controller Optimized for Switching Hub, Multiport Bridge/Router, |
OCR Scan |
ANSI/IEEE802 10Base-5) 10Base-2) 10Base-T) 100Base-T4, 100Base-TX 10MBlt/sec 80C300 MD400145/C 80C300 | |
Contextual Info: * L O W -R O W ER 9-BP SY N E R G Y S Y 100SJ21 IN VER TER S E M IC O N D U C T O R F EA TU R E S D E S C R IP TIO N • Max. propagation delay of 700ps The SY100S321 is a monolithic 9-bit inverter. The device contains nine inverting buffer gates with single |
OCR Scan |
100SJ21 700ps F100K 24-pin 28-pin SY100S321 SY100S321FC SY100S321JC |