Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    DATA38 Search Results

    DATA38 Datasheets Context Search

    Catalog Datasheet Type Document Tags PDF

    SuperSPARC

    Abstract: Mbus master 250 slave circuit tmx390 STP1091-60
    Contextual Info: S un M icroelectronics July 1997 Multi-Cache Controller DATA SHEET Integrated Cache Controller for SuperSPARC D e s c r ip t io n The STP1091 is a high-performance external cache controller for the STP1020 SuperSPARC and STP1021 (SuperSPARC-II) microprocessors. It is used when a large secondary cache or an interface to a non-MBus sys­


    OCR Scan
    STP1091 STP1020 STP1021 33x8k STP1091PGA-75 STP1091PGA-90 STP1020HS STP1091 SuperSPARC Mbus master 250 slave circuit tmx390 STP1091-60 PDF

    Contextual Info: Advance Data Sheet August 1998 LU5M31 Gigabit Ethernet Media Access Controller MAC Overview The LU5M31 is a single-port 1 Gbit/s MAC that incorporates physical coding sublayer (PCS) functionality. The LU5M31 is intended to enhance 10/ 100 Mbits/s Ethernet frame switching, multiple port


    Original
    LU5M31 LU5M31 8b/10b DS98-351LAN DS97-447LAN) PDF

    ADSP-21000

    Abstract: ADSP-21020 ADSP-21060 ADSP-21062 ADSP-21062L tddg
    Contextual Info: a ADSP-2106x SHARC DSP Microcomputer Family ADSP-21062/ADSP-21062L SUMMARY High Performance Signal Processor for Communications, Graphics and Imaging Applications Super Harvard Architecture Four Independent Buses for Dual Data Fetch, Instruction Fetch and Nonintrusive I/O


    Original
    ADSP-2106x ADSP-21062/ADSP-21062L 32-Bit 240-Lead 225-Ball 40-Bit ADSP-21062KS-133 ADSP-21062KS-160 ADSP-21000 ADSP-21020 ADSP-21060 ADSP-21062 ADSP-21062L tddg PDF

    Contextual Info: ADSP-2106x SHARC DSP Microcomputer Family ADSP-21062/ADSP-21060 ANALOG DEVICES SUMMARY High Performance Signal Processor for Communica­ tions, Graphics, and Imaging Applications Super Harvard ARchitecture Computer SHARC — Four Independent Buses for Dual Data Fetch,


    OCR Scan
    ADSP-2106x ADSP-21062/ADSP-21060 32-Bit ADSP-21060KS-133* ADSP-21060KS-160* ADSP-21060LKS-133* ADSP-21060LKS-160* PDF

    Contextual Info: ADSP-2106X SHARC DSP Microcomputer Family ANALOG DEVICES ADSP-21061/ADSP-21061L S UM M AR Y High Performance Signal Com puter for Speech, Sound, Graphics and Imaging Applications Super Harvard Architecture Com puter SHARC — Four Independent Buses for Dual Data, Instructions,


    OCR Scan
    ADSP-2106X ADSP-21061/ADSP-21061L 32-Bit SP-21061 240-lead -21061L 225-Ball PDF

    ADVANCED COMMUNICATION DEVICES

    Abstract: ACD80800 ACD80900 ACD82216 ACD82224 16N03 P03R
    Contextual Info: Advanced Communication Devices Corp ADVANCE INFORMATION Data Sheet: ACD82224 ACD82224 24 Ports 10/100 Fast Ethernet Switch Last Update: September 19, 2000 Please check ACD’ s website for update information before starting a design Web site: http://www.acdcorp.com


    Original
    ACD82224 Register-20 ADVANCED COMMUNICATION DEVICES ACD80800 ACD80900 ACD82216 ACD82224 16N03 P03R PDF

    SMD45

    Abstract: SMD34 224 d5 smd zd 15 p240f1 SMD52 SMD46 SMD-42 smd M16 SMD23
    Contextual Info: お客様各位 カタログ等資料中の旧社名の扱いについて 2010 年 4 月 1 日を以って NEC エレクトロニクス株式会社及び株式会社ルネサステクノロジ が合併し両社の全ての事業が当社に承継されております。従いまして、本資料中には旧社


    Original
    PD98421 PD98421 MHz50 S13650JJ6V0DS P240F1-80-GA5 SMD45 SMD34 224 d5 smd zd 15 p240f1 SMD52 SMD46 SMD-42 smd M16 SMD23 PDF

    AT17256

    Abstract: 7Pin din Connector AN076 qfp 32 k2511 phillips handbook XPLA1 UNSIGNED SERIAL DIVIDER using vhdl
    Contextual Info: APPLICATION NOTE AN076 Using the Philips PZ3960 Evaluation Board 1998 Jul 21 Philips Semiconductors Application note Using the Philips PZ3960 Evaluation Board AN076 INTRODUCTION This note discusses the use of the Philips PZ3960 evaluation board. The main functions of the evauation board are the


    Original
    AN076 PZ3960 PZ3960 PZ3128 PZ3128. AT17256 7Pin din Connector AN076 qfp 32 k2511 phillips handbook XPLA1 UNSIGNED SERIAL DIVIDER using vhdl PDF

    Contextual Info: To our customers, Old Company Name in Catalogs and Other Documents On April 1st, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid


    Original
    PDF

    Contextual Info: a Commercial Grade SHARC Family DSP Microcomputer ADSP-21061/ADSP-21061L SUMMARY High performance signal processor for communications, graphics, and imaging applications Super Harvard Architecture Four independent buses for dual data fetch, instruction fetch, and nonintrusive I/O


    Original
    ADSP-21061/ADSP-21061L 32-bit 240-Lead 225-Ball PDF

    SMD phase shifter 0201

    Abstract: ts201S ADSP-TS201SABP-050 ADSP-TS201SABP-060 l3bc
    Contextual Info: TigerSHARC Embedded Processor ADSP-TS201S • a KEY FEATURES KEY BENEFITS Up to 600 MHz, 1.67 ns instruction cycle rate 24M bits of internal—on-chip—DRAM memory 25 mm x 25 mm 576-ball thermally enhanced ball grid array package Dual-computation blocks—each containing an ALU, a


    Original
    576-ball) 14-channel 32-bit 40-bit 64-bit BP-576 576-Ball SMD phase shifter 0201 ts201S ADSP-TS201SABP-050 ADSP-TS201SABP-060 l3bc PDF

    EM6110V1QFP64D

    Abstract: EM6110 1669 -06 TQFP64 OPT07 db3 s19 MUX/lem lcd 134940 - DS7-342SX160N0-N
    Contextual Info: EM MICROELECTRONIC - MARIN SA EM6110 Universal LCD Controller with Low Mux and Static LCD Driver Description Features ‰ I C & 3 wires serial interface. ‰ Programmable multiplex rates 8, 4, 3, 2 and static. ‰ All segments ON by SET bit command ‰ All segments OFF by BLANK bit command


    Original
    EM6110 EM6110 EM6110V1QFP64D 1669 -06 TQFP64 OPT07 db3 s19 MUX/lem lcd 134940 - DS7-342SX160N0-N PDF

    Supersparc

    Abstract: IEEE754 STP1021A
    Contextual Info: STP1021A July 1997 SuperSPARC -II DATA SHEET SPARC v8 32-Bit Superscalar Microprocessor DESCRIPTION The STP1021A is a new member of the SuperSPARC-II family of microprocessor products. Like its predecessors STP1020N, STP1020 and STP1021 this new part is fully SPARC Version 8 compliant and is completely upward compatible with the earlier SPARC Version 7 implementations running over 9,400 SPARC applications and development


    Original
    STP1021A 32-Bit STP1021A STP1020N, STP1020 STP1021) instructionta32 addr18 data50 Supersparc IEEE754 PDF

    ADSP-21000

    Abstract: ADSP-21020 ADSP-21060 ADSP21061 ADSP-21061 ADSP21061L ADSP-21061L ADSP-21062 ADSP 21 XXX Sharc processor
    Contextual Info: September 1997 ADSP-21061L SHARC Preliminary Data Sheet For current information contact Analog Devices at 617 461-3881 ADSP-21061L SHARC Preliminary Data Sheet  SUMMARY • High-Performance Signal Computer for Speech, Audio, Graphics, Control, and Imaging Applications


    Original
    ADSP-21061L 32-Bit ADSP-21061LKS-133x ADSP-21061LKS-160x P3200-2 ADSP-21000 ADSP-21020 ADSP-21060 ADSP21061 ADSP-21061 ADSP21061L ADSP-21062 ADSP 21 XXX Sharc processor PDF

    IC 651

    Abstract: contactless Functional Specification EN753-2 nxp proximity antenna design 7816-6 AMD1 NXP antenna design guide
    Contextual Info: MF0 IC U1 Functional specification contactless single-trip ticket IC Rev. 3.2 — 3 April 2007 Product data sheet 028632 PUBLIC 1. General description NXP has developed the mifare MF0 IC U1 to be used with Proximity Coupling Devices PCD according to ISO/IEC14443A. The communication layer (mifare RF Interface)


    Original
    ISO/IEC14443A. ISO/IEC14443A EN753-2. IC 651 contactless Functional Specification EN753-2 nxp proximity antenna design 7816-6 AMD1 NXP antenna design guide PDF

    TDSR 5130

    Abstract: TDSR 5130 H TDSR 5130 g TDSR SQFP208 SAA6750H SAA7111 SAA7146 iso 13818-2 SAA711x
    Contextual Info: INTEGRATED CIRCUITS DATA SHEET SAA6750H Encoder for MPEG2 image recording EMPIRE Preliminary specification File under Integrated Circuits, IC02 1998 Sep 07 Philips Semiconductors Preliminary specification Encoder for MPEG2 image recording (EMPIRE) SAA6750H


    Original
    SAA6750H SCA60 545104/750/01/pp64 TDSR 5130 TDSR 5130 H TDSR 5130 g TDSR SQFP208 SAA6750H SAA7111 SAA7146 iso 13818-2 SAA711x PDF

    ADDS-2106x-EZ

    Abstract: ADDS-2106x-EZ-Lite DT812 C3244 ADSP-21061LAS-176
    Contextual Info: BACK a ADSP-2106x SHARC DSP Microcomputer Family ADSP-21061/ADSP-21061L 240-Lead PQFP Package Pin-Compatible with ADSP-21060 4 Mbit and ADSP-21062 (2 Mbit) Flexible Data Formats and 40-Bit Extended Precision 32-Bit Single-Precision and 40-Bit Extended-Precision


    Original
    32-Bit ADSP-21061KS-133 ADSP-21061KS-160 ADSP-21061KS-200 ADSP-21061LKS-160 ADSP-21061LKS-176 ADSP-21061LAS-176 ADSP-21061 240-lead ADSP-21061L ADDS-2106x-EZ ADDS-2106x-EZ-Lite DT812 C3244 ADSP-21061LAS-176 PDF

    adsp 210xx architecture diagram

    Abstract: ADSP-21000 ADSP-21060 ADSP-21061 ADSP-21061L ADSP-21062 ADDS-2106x-EZ-Lite
    Contextual Info: a ADSP-2106x SHARC DSP Microcomputer Family ADSP-21061/ADSP-21061L Pin-Compatible with ADSP-21060 4 Mbit and ADSP-21062 (2 Mbit) Flexible Data Formats and 40-Bit Extended Precision 32-Bit Single-Precision and 40-Bit Extended-Precision IEEE Floating-Point Data Formats


    Original
    ADSP-2106x ADSP-21061/ADSP-21061L ADSP-21060 ADSP-21062 40-Bit 32-Bit 80-Bit adsp 210xx architecture diagram ADSP-21000 ADSP-21060 ADSP-21061 ADSP-21061L ADSP-21062 ADDS-2106x-EZ-Lite PDF

    LC 7011

    Abstract: Self-checking circuit
    Contextual Info: Ä PLESSEY W S em ico n d u cto rs. M A R C H 1989 PR ELIM INA R Y IN FO R M A TIO N MV7011 32-BIT MATHEMATICALLY VERIFIED MICROPROCESSOR The M V 7011 is a 32-bit m icro p ro ce sso r which has been designed as a full im plem entation ot the RSRE VIPER* 1A specification. The use of formal mathematical


    OCR Scan
    MV7011 32-BIT MV7011 LC 7011 Self-checking circuit PDF

    EE-68

    Abstract: ts201 Embedded Processor Preliminary Data Sheet link port ts201 32X32 ADSP-TS201S l3bc ADSP-TS201SABP-6X ADSP-TS201SABP-X
    Contextual Info: TigerSHARC Embedded Processor ADSP-TS201S Preliminary Technical Data KEY FEATURES KEY BENEFITS Up to 600 MHz, 1.67 ns Instruction Cycle Rate 24M Bits of Internal—On-Chip—DRAM Memory 25x25 mm 576-Ball Thermally Enhanced Ball Grid Array Package Dual Computation Blocks—Each Containing an ALU, a Multiplier, a Shifter, a Register File, and a Communications Logic


    Original
    ADSP-TS201S 576-Ball) 24Mbit BP-576 ADSP-TS201SABP-X C00000-0-03/03 BP-576) EE-68 ts201 Embedded Processor Preliminary Data Sheet link port ts201 32X32 ADSP-TS201S l3bc ADSP-TS201SABP-6X ADSP-TS201SABP-X PDF

    AD14060

    Abstract: ad14060lbf AD14060L ADSP-21060 lA1d ms2107 ADSP-20160 22760a
    Contextual Info: Quad-SHARC DSP Multiprocessor Family AD14060/AD14060L CS TIMEXP LINK 1 LINK 3 LINK 4 IRQ2–0 FLAG2, 0 CPA SPORT 1 SPORT 0 TCK, TMS, TRST FLAG1 FLAG3 TDO LINK 0 LINK 2 LINK 5 TDI SHARC_B EBOOT, LBOOT, BMS EMU CLKIN RESET SPORT 0 TCK, TMS, TRST FLAG1 FLAG3


    Original
    AD14060/AD14060L ADDR31 DATA47 308-Lead QS-308) AD14060BF-4 AD14060LBF-4 C00667 AD14060 ad14060lbf AD14060L ADSP-21060 lA1d ms2107 ADSP-20160 22760a PDF

    ADSP21060CW160

    Abstract: ADSP-21061 ADSP21000 ADSP-21000 ADSP-21060 ADSP-21060C ADSP-21060LC
    Contextual Info: a ADSP-21060 Industrial SHARC DSP Microcomputer Family ADSP-21060C/ADSP-21060LC SUMMARY High Performance Signal Processor for Communications, Graphics, and Imaging Applications Super Harvard Architecture Four Independent Buses for Dual Data Fetch, Instruction Fetch, and Nonintrusive I/O


    Original
    ADSP-21060 ADSP-21060C/ADSP-21060LC 32-Bit 240-Lead ADSP-21060CZ-133 ADSP-21060CZ-160 ADSP-21060CW-133 ADSP-21060CW-160 ADSP-21060LCW-133 ADSP-21060LCW-160 ADSP21060CW160 ADSP-21061 ADSP21000 ADSP-21000 ADSP-21060C ADSP-21060LC PDF

    Contextual Info: SHARC Processor SUMMARY KEY FEATURES—PROCESSOR CORE High performance signal processor for communications, graphics and imaging applications Super Harvard Architecture 4 independent buses for dual data fetch, instruction fetch,


    Original
    1062/ADSP-21062L/ADSP-21060C/ADSP-21060LC 32-bit 240-lead 225-ball execut240-2 SP-240-2 PDF

    Contextual Info: SHARC Processor ADSP-21161N SUMMARY Integrated peripherals—integrated I/O processor, 1m bit onchip dual-ported SRAM, SDRAM controller, glueless multiprocessing features, and I/O ports serial, link, external bus, SPI, and JTAG ADSP-21161N supports 32-bit fixed, 32-bit float, and 40-bit


    Original
    ADSP-21161N ADSP-21161N 32-bit 40-bit Hz/110 225-ball PDF