CY7C157A Search Results
CY7C157A Datasheets (12)
Part | ECAD Model | Manufacturer | Description | Curated | Datasheet Type | |
---|---|---|---|---|---|---|
CY7C157A-18JC |
![]() |
16,384 x 16 Static R/W Cache Storage Unit | Scan | |||
CY7C157A-18LC |
![]() |
16,384 x 16 Static R/W Cache Storage Unit | Scan | |||
CY7C157A-20JC |
![]() |
16,384 x 16 Static R/W Cache Storage Unit | Scan | |||
CY7C157A-20LC |
![]() |
16,384 x 16 Static R/W Cache Storage Unit | Scan | |||
CY7C157A-24JC |
![]() |
16,384 x 16 Static R/W Cache Storage Unit | Scan | |||
CY7C157A-24LC |
![]() |
16,384 x 16 Static R/W Cache Storage Unit | Scan | |||
CY7C157A-24LMB |
![]() |
16,384 x 16 Static R/W Cache Storage Unit | Scan | |||
CY7C157A-24YMB |
![]() |
16,384 x 16 Static R/W Cache Storage Unit | Scan | |||
CY7C157A-33JC |
![]() |
16,384 x 16 Static R/W Cache Storage Unit | Scan | |||
CY7C157A-33LC |
![]() |
16,384 x 16 Static R/W Cache Storage Unit | Scan | |||
CY7C157A-33LMB |
![]() |
16,384 x 16 Static R/W Cache Storage Unit | Scan | |||
CY7C157A-33YMB |
![]() |
16,384 x 16 Static R/W Cache Storage Unit | Scan |
CY7C157A Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
j6920
Abstract: CY7C600
|
OCR Scan |
bLf33 CY7C157A CY7C157A 15bits. CY7C600 Readin24JC CY7C157A-24LMB" CY7C157A-24YMB CY7C157A-33LC j6920 | |
CY7C157AContextual Info: CY7C157A 16,384 x 16 Static R/W Cache Storage Unit PRELIMINARY CYPRESS _ SEMICONDUCTOR Features • Optimized for use with CY7C600 SPARC product family • Address and WE registers • CMOS for optimum speed/power • High speed - 2 0 ns • Data In and Data Out latches |
OCR Scan |
CY7C600 CY7C157A 7C157A 38-R-10007 7C157A-20 7C157A-24 7C1S7A-33 | |
j6920Contextual Info: CY7C157A CYPRESS SEMICONDUCTOR Features Functional Description • Optimized for use with RISC proces sors, including SPARC • Address and WE registers • CMOS for optimum speed/power • High speed — 18 ns T h e C Y 7C157A cache storage u n it is a |
OCR Scan |
CY7C157A CY7C600 oY7C157A-20LC CY7C157A-20JC CY7C157A-24LC CY7C157A-24JC CY7C157A-24LMB CY7C157A-24YMB j6920 | |
C1576Contextual Info: CYPRESS MbE D SEMICONDUCTOR SSñRbbE D DG b L f 33 S D CYP CY7C157A CYPRESS SEMICONDUCTOR Features Functional Description • O ptim ized for u se w ith R IS C p ro ces so rs, Includin g SPARC T h e C Y 7C 157A cach e sto rag e u n it is a hig h-perform ance C M O S static R A M o r |
OCR Scan |
CY7C157A 384x16 fallin-33LC 7C157A -33JC -33LM C1576 | |
Contextual Info: CY7C157A CYPRESS SEMICONDUCTOR Features Functional Description • Optimized for use with RISC proces sors, including SPARC • Address and WE registers • CMOS for optimum speed/power • High speed — 18 ns T h e C Y 7C157A cache storage u n it is a |
OCR Scan |
CY7C157A 7C157A 7C600 | |
CY7C157A
Abstract: C1572 7C600
|
OCR Scan |
CY7C157A CY7C157A 7C600 7C157A 384x16 7C157A-33LC -33JC CY7C157A-33LM 7C157A-33YM C1572 | |
CY7C601
Abstract: CY7C600 7C600 CY7C157A
|
OCR Scan |
CY7C600 7C600 64-kbyte 32-byte CY7C604A 16-bit CY7C601 CY7C157A | |
Contextual Info: CYPRESS MbE D SEMICONDUCTOR ^ asa-Ttta oao74t.i T - M i- n - 3 8 CYPRESS SEMICONDUCTOR • Reduced Instruction Set Computer RISC Architecture — Simple format instructions — M ost instructions execute in a single cycle • Very high performance — 25-, 33-, and 40-MHz clock speeds |
OCR Scan |
oao74t 40-MHz 32-bit CY7C601A 207-pin CY7C601 CY7C601Achip, | |
CY7C601
Abstract: CY7C601A bicc CY7C602A WORD11
|
OCR Scan |
CY7C601A 32-Bit 40-MHz CY7C601 38-R-10001-A bicc CY7C602A WORD11 | |
CY7C601Contextual Info: " ^ ^ 5 jF CY7C604A _ - _ - . - - - • - Cache Controller and Memory Management Unit CYPRESS — SEMICONDUCTOR Features • Fully conforms to the SPARC Reference Memory M anagement Unit M M U Architecture • Hardware table walk Description |
OCR Scan |
CY7C604A 7C604A 7C601A 7C157A 16-Kbyte 64-Kbyte, CY7C601 | |
TAG scr Selection Guide
Abstract: CY7C604
|
OCR Scan |
256-Kbyte, 16-Mbyte, CY7CG04 CY7C604A TAG scr Selection Guide CY7C604 | |
7C602
Abstract: CY7C601
|
OCR Scan |
CY7C602A CY7C601 CY7C157 FullcompliancewithANSI/IEEE-754 64-bit 32-bit 144-pin 7C602 | |
CY7C157AContextual Info: CY7C601A CYPRESS SEMICONDUCTOR 32-Bit RISC Processor — Registers can be used as eight win dows of 24 registers each for low procedure overhead — Registers can also be used as regis ter banks for fast context switching Features • Reduced Instruction Set Computer |
OCR Scan |
CY7C601A 40-MHz 32-bit 207-pin CY7C601 CY7C601Achip. CY7C157A | |
Cy7C601
Abstract: CY7C605 c5wg
|
OCR Scan |
CY7C605A CY7C605A CY7C604A, CY7C604A. CY7C605 Cy7C601 c5wg | |
|
|||
Cy7C601
Abstract: STD-745-1985 cy7c601a
|
OCR Scan |
CY7C602A CY7C601 CY7C157 ANSI/IEEE-754 64-bit 32-bit 144-pin CY7C602A STD-745-1985 cy7c601a | |
CY7C157AContextual Info: CY7C611A CYPRESS SEMICONDUCTOR Features • SPARC processor optimized for em bedded control applications 32-Bit RISC Controller — Privileged instructions • 136 32-bit registers — Eight overlapping windows o f 24 registers each • Artificial intelligence support |
OCR Scan |
CY7C611A 40-ns 240-ns 32-bit 24-bit 7C611A CY7C61 CY7C157A |