CLOCK CIRCUIT Search Results
CLOCK CIRCUIT Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
SCL3400-D01-004 | Murata Manufacturing Co Ltd | 2-axis (XY) digital inclinometer |
![]() |
||
SCC433T-K03-PCB | Murata Manufacturing Co Ltd | 2-Axis Gyro, 3-axis Accelerometer combination sensor on Evaluation Board |
![]() |
||
D1U54T-M-2500-12-HB4C | Murata Manufacturing Co Ltd | 2.5KW 54MM AC/DC 12V WITH 12VDC STBY BACK TO FRONT AIR |
![]() |
||
SCC433T-K03-10 | Murata Manufacturing Co Ltd | 2-Axis Gyro, 3-axis Accelerometer combination sensor |
![]() |
||
SCC433T-K03-004 | Murata Manufacturing Co Ltd | 2-Axis Gyro, 3-axis Accelerometer combination sensor |
![]() |
CLOCK CIRCUIT Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
RC Phase shift Oscillator
Abstract: UM97Z8X0104 differential Pierce Oscillator XTAL1
|
Original |
UM97Z8X0104 RC Phase shift Oscillator UM97Z8X0104 differential Pierce Oscillator XTAL1 | |
ENE3127B
Abstract: NDK America STCD1040RDM6F STCD1020 STCD1020RDG6E STCD1030 STCD1040 TDFN12 TDFN-10 iact
|
Original |
STCD1020, STCD1030, STCD1040 STCD1020 STCD1030 10-lead STCD1040 12-lead ENE3127B NDK America STCD1040RDM6F STCD1020RDG6E TDFN12 TDFN-10 iact | |
ENE3127B
Abstract: NDK America ndk TCXO STCD1020 STCD1020RDG6E STCD1030 STCD1040 STCD1040RDM6F TDFN12
|
Original |
STCD1020, STCD1030, STCD1040 STCD1020 STCD1030 10-lead STCD1040 12-lead ENE3127B NDK America ndk TCXO STCD1020RDG6E STCD1040RDM6F TDFN12 | |
ene31Contextual Info: STCD1020, STCD1030, STCD1040 Multichannel clock distribution circuit Features • 2, 3 or 4 outputs buffered clock distribution ■ Single-ended sine wave or square wave clock input and output ■ Individual clock enable for each output ■ Lower fan-out on clock source |
Original |
STCD1020, STCD1030, STCD1040 STCD1020 STCD1030 10-lead STCD1040 12-lead ene31 | |
block diagram of pentium D
Abstract: K and M Electronics ICS9148-26 SM8702AM AMD-k6 CPU pinout
|
Original |
SM8702AM x86compatibles 133MHz 33MHz 318MHz 48MHz 24MHz NP9907AE CIRCUITS--16 block diagram of pentium D K and M Electronics ICS9148-26 SM8702AM AMD-k6 CPU pinout | |
ENE3127B
Abstract: STCD1040RDM6F TDFN12 TDFN-12L NDK America ndk 10MHz STCD1020 STCD1020RDG6E STCD1030 STCD1040
|
Original |
STCD1020, STCD1030, STCD1040 STCD1020 STCD1030 10-lead STCD1040 12-lead ENE3127B STCD1040RDM6F TDFN12 TDFN-12L NDK America ndk 10MHz STCD1020RDG6E | |
sm 0038 PIN DIAGRAM
Abstract: f control method P0C7
|
OCR Scan |
SM8504/SM8506 SM8500 sm 0038 PIN DIAGRAM f control method P0C7 | |
rambus xdrContextual Info: ICS9214 Integrated Circuit Systems, Inc. TM TM Rambus XDR Clock Generator General Description Features The ICS9214 clock generator provides the TMnecessary clock signals to support the Rambus XDR memory subsystem and Redwood logic interface. The clock source is a reference clock that may or may not be |
Original |
ICS9214 ICS9214 28-pin 140ps 0809C--11/11/05 rambus xdr | |
rambus xdrContextual Info: ICS9214 Integrated Circuit Systems, Inc. TM TM Rambus XDR Clock Generator General Description Features The ICS9214 clock generator provides the TMnecessary clock signals to support the Rambus XDR memory subsystem and Redwood logic interface. The clock source is a reference clock that may or may not be |
Original |
ICS9214 ICS9214 28-pin 809A--04/12/05 140ps rambus xdr | |
ICS9214Contextual Info: ICS9214 Integrated Circuit Systems, Inc. TM TM Rambus XDR Clock Generator General Description Features The ICS9214 clock generator provides the TMnecessary clock signals to support the Rambus XDR memory subsystem and Redwood logic interface. The clock source is a reference clock that may or may not be |
Original |
ICS9214 ICS9214 28-pin 0809B--04/22/05 140ps | |
Contextual Info: INTEGRATED CIRCUITS PTN1111 1:10 PECL clock distribution device Product data File under: System>Communications>Datacommunication>Clock Buffers Functions>ICs>Datacommunication>Clock Buffers Functions>ICs>Logic>Clock Buffers Philips Semiconductors 2001 May 29 |
Original |
PTN1111 PTN1111 MC100EP111, MC100LVEP111 LQFP32 | |
T98521
Abstract: T98521M T98521MX T98521S1 T98521S1X
|
Original |
T98521 T98521 T98521, T98521S1 T98521S1X T98521M T98521MX T98521/D T98521/DW T98521M T98521MX T98521S1 T98521S1X | |
RESET15Contextual Info: FUNCTIONAL BLOCK Fig. 2 Functional block diagram FUNCTIONAL BLOCK DIAGRAM Main-clock input XIN 19 Main-clock output XOUT Reset input 20 VSS VCC 21 1 CNVSS RESET 15 18 Sub-clock Sub-clock input output XCIN XCOUT C P U Clock generating circuit RAM Timer 1 8 |
Original |
||
XTAL OSC
Abstract: VT98521 VT98521M VT98521MX VT98521S1 VT98521S1X clock multiplier TTL 60 duty cycle
|
Original |
VT98521 VT98521 VT98521, VT98521S1 VT98521S1X VT98521M VT98521MX VT98521/D VT98521/DW XTAL OSC VT98521M VT98521MX VT98521S1 VT98521S1X clock multiplier TTL 60 duty cycle | |
|
|||
8B10B
Abstract: AN1925 APP1925 serial link clock signal Signal Path Designer
|
Original |
HFTA-07 10MHz 10GHz, OC-192 com/an1925 AN1925, APP1925, Appnote1925, 8B10B AN1925 APP1925 serial link clock signal Signal Path Designer | |
vhdl code for phase frequency detector
Abstract: vhdl code for DCM CLKFX180 dcm verilog code
|
Original |
UG002 clk90 CLK90 clkfx180 CLKFX180 vhdl code for phase frequency detector vhdl code for DCM dcm verilog code | |
Contextual Info: FUNCTIONAL BLOCK Fig. 2 Functional block diagram FUNCTIONAL BLOCK DIAGRAM Main-clock input XIN 19 Main-clock output XOUT Reset input 20 VS S VC C 21 1 RESET 18 CNVSS 15 Sub-clock Sub-clock input output XCIN XCOUT C P U Clock generating circuit RAM Timer 1 8 |
Original |
||
T98521
Abstract: T98521M T98521MX T98521S1 T98521S1X waffle
|
Original |
T98521 T98521 T98521, T98521S1 T98521S1X T98521M T98521MX T98521/D T98521/DW T98521M T98521MX T98521S1 T98521S1X waffle | |
T98502-SO8-LF-TNR
Abstract: T98502 clock multiplier TTL 60 duty cycle
|
Original |
T98502 T98502 T98502-SO8 T98502-SO8-TNR T98502-SO8-LF T98502-SO8-LF-TNR T98502-DIE T98502-DPW T98502-SO8-LF-TNR clock multiplier TTL 60 duty cycle | |
Contextual Info: ICS87993I Integrated Circuit Systems, Inc. 1-TO-5 DIFFERENTIAL-TO-3.3V LVPECL PLL CLOCK DRIVER W/DYNAMIC CLOCK SWITCH GENERAL DESCRIPTION FEATURES The ICS87993I is a PLL clock driver designed specifically for redundant clock tree designs. The HiPerClockS |
Original |
ICS87993I ICS87993I 87993AYI | |
QS5806TContextual Info: QS5806T/AT GUARANTEED LOW SKEW CMOS CLOCK DRIVER/BUFFER INDUSTRIAL TEMPERATURE RANGE GUARANTEED LOW SKEW CMOS CLOCK DRIVER/BUFFER QS5806T/AT ADVANCE INFORMATION FEATURES: DESCRIPTION − − The QS5806T clock buffer/driver circuits can be used for clock buffering |
Original |
QS5806T/AT QS5806T SO20-8) SO20-2) 5806T 5806AT | |
advantage of crystal oscillator
Abstract: inverter schematic Quartz Clock ic resonant inverter in detail advantage of crystal oscillator Design Guidelines for Quartz Crystal Oscillators 3 pin crystal oscillator th crystal oscillator TTL ICs Integrated Circuits ttl inverter
|
Original |
B-116 advantage of crystal oscillator inverter schematic Quartz Clock ic resonant inverter in detail advantage of crystal oscillator Design Guidelines for Quartz Crystal Oscillators 3 pin crystal oscillator th crystal oscillator TTL ICs Integrated Circuits ttl inverter | |
32-PIN
Abstract: ICS87993I MPC993 MS-026
|
Original |
ICS87993I ICS87993I 360MHz 500MHz. 500MHz 32-PIN MPC993 MS-026 | |
Contextual Info: ICS87993I Integrated Circuit Systems, Inc. 1-TO-5 DIFFERENTIAL-TO-3.3V LVPECL PLL CLOCK DRIVER W/DYNAMIC CLOCK SWITCH GENERAL DESCRIPTION FEATURES The ICS87993I is a PLL clock driver designed specifically for redundant clock tree designs. The HiPerClockS |
Original |
ICS87993I ICS87993I 87993AYI |