CD SCHMITT TRIGGER Search Results
CD SCHMITT TRIGGER Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
SN74HCS14DR |
![]() |
Hex inverter with Schmitt-trigger inputs |
![]() |
![]() |
|
SN74HCS04BQAR |
![]() |
Hex inverter with Schmitt-trigger inputs |
![]() |
![]() |
|
SN74HCS14BQAR |
![]() |
Hex inverter with Schmitt-trigger inputs |
![]() |
![]() |
|
SN74HCS04DR |
![]() |
Hex inverter with Schmitt-trigger inputs |
![]() |
![]() |
|
SN74AHC1G14DCKRE4 |
![]() |
Single Schmitt-Trigger Inverter Gate 5-SC70 -40 to 125 |
![]() |
![]() |
CD SCHMITT TRIGGER Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
st 74hct132Contextual Info: Technical Data File Number HARRIS CD54/74HC132 CD54/74HCT132 1649 SEMICOND SECTOR • 2?E- 4303271 J> G017572 3 B H A S T 5 i - Zl-CD High-Speed CMOS Logic Quad 2-input NAND Schmitt Trigger Type Features: • Unlimited input rise and fall times ■ Exceptionally high noise immunity |
OCR Scan |
CD54/74HC132 CD54/74HCT132 G017572 RCA-CD54/74HC132 CD54/74HCT132 CD54HC132 CD54HCT132 14-lead CD74HC132 CD74HCT132 st 74hct132 | |
Contextual Info: N ationa l Semiconductor M IL IT A R Y DATA SHEET Original Creation Date: 10/05/95 Last Update Date: 01/17/96 Last Major Revision Date: 10/05/95 MNCD4 010 6BM-X REV OAL HEX SCHMITT TRIGGER Industry Part Number NS Part Numbers CD40106BM CD 4 010 6BMJ/8 83 CD40106BMW/883 |
OCR Scan |
CD40106BM CD40106BMW/883 | |
CD4010
Abstract: CD40106BM 280NS
|
OCR Scan |
MNCD4010 CD40106BM CD4010 280NS | |
CD4010
Abstract: CD40106BM 280NS
|
OCR Scan |
MNCD4010 CD40106BM CD4010 280NS | |
96LS02
Abstract: 96LS02DMQB 96LS02FMQB DM96LS02M DM96LS02N J16A M16A N16E
|
Original |
96LS02/DM96LS02 96LS02 96omer 96LS02DMQB 96LS02FMQB DM96LS02M DM96LS02N J16A M16A N16E | |
96L02
Abstract: DM96L02 DM96L02N MS-001 N16E 7 pin transistor for 24v 3 amp to 220 package 96L02/DM96L02
|
Original |
DM96L02 DM96L02 96L02 DM96L02N MS-001 N16E 7 pin transistor for 24v 3 amp to 220 package 96L02/DM96L02 | |
Contextual Info: MC74AC109, MC74ACT109 Dual JK Positive Edge-Triggered Flip-Flop The MC74AC109/74ACT109 consists of two high−speed completely independent transition clocked JK flip−flops. The clocking operation is independent of rise and fall times of the clock waveform. |
Original |
MC74AC109, MC74ACT109 MC74AC109/74ACT109 MC74AC74/74ACT74 DIP-16 ACT109 MC74ACT109 74ACT | |
74AC
Abstract: ACT112 MC74AC112 MC74ACT112
|
Original |
MC74AC112 MC74ACT112 MC74AC112/74ACT112 MC74AC74/74ACT74 ACT112 MC74AC112/D* MC74AC112/D 74AC MC74AC112 MC74ACT112 | |
96L02
Abstract: 96L02DMQB 96L02FMQB DM96L02N J16A N16E W16A
|
Original |
96L02/DM96L02 96L02 96L02DMQB 96L02FMQB DM96L02N J16A N16E W16A | |
Contextual Info: MC74AC109, MC74ACT109 Dual JK Positive Edge-Triggered Flip-Flop The MC74AC109/74ACT109 consists of two high–speed completely independent transition clocked JK flip–flops. The clocking operation is independent of rise and fall times of the clock waveform. |
Original |
MC74AC109, MC74ACT109 MC74AC109/74ACT109 MC74AC74/74ACT74 ACT109 MC74ACT109 74ACT MC74AC109N | |
Contextual Info: M T C - 2 2 0 0 0 C M O S 0 .7 n Standard Cell Family Services CMOS Family Features • Technology: CMOS 0 .7 m icron, double or triple la y e r m etal digital or m ix e d a n a lo g /d ig ita l processes, featu rin g self aligned tw in tub N an d P w ells, polycide or polysilicon |
OCR Scan |
I08CR 08SCR | |
Contextual Info: HD74AC112/HD74ACT112 Dual JK Negative Edge-Triggered Flip-Flop REJ03D0244–0200Z Previous ADE-205-364 (Z Rev.2.00 Jul.16.2004 Description The HD74AC112/HD74ACT112 features individual J, K, Clock and asynchronous Set and Clear inputs to each flipflop. When the clock goes High, the inputs are enabled and data will be accepted. The logic level of the J and K inputs |
Original |
HD74AC112/HD74ACT112 REJ03D0244â 0200Z ADE-205-364 HD74AC112/HD74ACT112 HD74ACT112 HD74AC112 | |
HD74AC112
Abstract: HD74ACT112
|
Original |
HD74AC112/HD74ACT112 REJ03D0244 0200Z ADE-205-364 HD74AC112/HD74ACT112 HD74ACT112 HD74AC112 HD74AC112 | |
74AC
Abstract: MC74AC109 MC74ACT109
|
Original |
MC74AC109 MC74ACT109 MC74AC109/74ACT109 MC74AC74/74ACT74 ACT109 MC74AC109/D* MC74AC109/D 74AC MC74AC109 MC74ACT109 | |
|
|||
CB12000
Abstract: cd 4847 bt8c dc to ac inverter schematic CB22000 ld3p FD11S FD3S BUT12 BUT18
|
Original |
CB22000 CB12000 cd 4847 bt8c dc to ac inverter schematic ld3p FD11S FD3S BUT12 BUT18 | |
ZN409 equivalent
Abstract: 3 phase AC servo drive schematic ZN409 ztx500 equivalent ac servo motor position control ZTX500 2N3053 transistor ac motor servo control circuit diagram servo motor DC schematic diagram BC461 equivalent
|
Original |
ZN409 ZN409 ZN409 equivalent 3 phase AC servo drive schematic ztx500 equivalent ac servo motor position control ZTX500 2N3053 transistor ac motor servo control circuit diagram servo motor DC schematic diagram BC461 equivalent | |
T74LS13Contextual Info: as DUAL 4-INPUT SCHMITT TRIGGER DESCRIPTION The T54LS13/T74LS13 contains two 4-Input NAND Gates that accept standard TTL input signals and provide standard TTL output levels. They are ca pable of transforming slowly changing input signals into sharply defined, jitter-free output signals. Ad |
OCR Scan |
T54LS13/T74LS13 T74LS13 | |
3 phase AC servo drive schematic
Abstract: resistor 0.47 ZN409 equivalent 6 volts servo motor 6v motor AC Motor Servo Schematic servo motor DC schematic diagram ztx500 equivalent 6 pin potentiometer ZN409
|
Original |
November1984 J4204 ZN409 ZN409 100mA) 2N3053 3 phase AC servo drive schematic resistor 0.47 ZN409 equivalent 6 volts servo motor 6v motor AC Motor Servo Schematic servo motor DC schematic diagram ztx500 equivalent 6 pin potentiometer | |
Contextual Info: 74LVC14A HEX INVERTERS WITH SCHMITT TRIGGER INPUTS Description Pin Assignments The 74LVC14A provides six independent schmitt trigger inverter buffers. The device is designed for operation with a power supply range of 1.65V to 5.5V. The inputs are tolerant |
Original |
74LVC14A 74LVC14A S0-14 SO-14 DS35262 | |
74LVC2G17
Abstract: A115-A C101 DFN1010 74LVC2G marking CL SOT363
|
Original |
74LVC2G17 74LVC2G17 OT26/SOT363 DS35164 A115-A C101 DFN1010 74LVC2G marking CL SOT363 | |
74LVC2G14
Abstract: A115-A C101 DFN1010 marking 52 sot363
|
Original |
74LVC2G14 74LVC2G14 OT26/SOT363 DS35163 A115-A C101 DFN1010 marking 52 sot363 | |
Contextual Info: 74LVC2G17 DUAL SCHMITT TRIGGER BUFFER Pin Assignments Description The 74LVC2G17 is a dual Schmitt trigger buffer gate with Top View standard push-pull outputs. The device is designed for (Top View) 1A 1 operation with a power supply range of 1.65V to 5.5V. The |
Original |
74LVC2G17 74LVC2G17 OT363 DS35164 | |
Contextual Info: 74LVC2G17 DUAL SCHMITT TRIGGER BUFFER Description Pin Assignments The 74LVC2G17 is a dual Schmitt trigger buffer gate with Top View standard push-pull outputs. The device is designed for (Top View) 1A 1 operation with a power supply range of 1.65V to 5.5V. The |
Original |
74LVC2G17 74LVC2G17 OT363 DS35164 | |
code z5Contextual Info: 74LVC2G14 DUAL SCHMITT TRIGGER INVERTER Description Pin Assignments The 74LVC2G14 is a dual Schmitt trigger inverter gate with Top View standard push-pull outputs. The device is designed for (Top View) 6 1Y 1A 1 operation with a power supply range of 1.65V to 5.5V. The |
Original |
74LVC2G14 74LVC2G14 OT363 DS35163 code z5 |