CACHE TAGRAM Search Results
CACHE TAGRAM Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: [P K IILO fiilD M A lS V in te i 82495XP CACHE CONTROLLER/ 82490XP CACHE RAM MESI Cache Consistency Protocol Hardware Cache Snooping Maintains Consistency with Primary Cache via Inclusion Principle Flexible User-Implemented Memory Interface Enables Wide Range of |
OCR Scan |
82495XP 82490XP 208-Lead 84Lead | |
k4202
Abstract: tagram MK4202
|
OCR Scan |
MK4202 32-BIT K4202 tagram | |
MTA02
Abstract: i860Xp MT 8222 Intel 82495 Cache Controller 3ce-14 LR1 D09 ahy 103 i860 64-Bit Microprocessor Performance Brief MCache Second Level Cache-Controller
|
OCR Scan |
82495XP 82490XP Controller/82490XP MTA02 i860Xp MT 8222 Intel 82495 Cache Controller 3ce-14 LR1 D09 ahy 103 i860 64-Bit Microprocessor Performance Brief MCache Second Level Cache-Controller | |
Intel 82495 Cache Controller
Abstract: i860Xp J222J Si 7661 replacement TA 7503 TAG 9245 cache controller i860 64-Bit Microprocessor Performance Brief MCache yx 861
|
OCR Scan |
82495XP 82490XP Controller/82490XP Intel 82495 Cache Controller i860Xp J222J Si 7661 replacement TA 7503 TAG 9245 cache controller i860 64-Bit Microprocessor Performance Brief MCache yx 861 | |
est 7502 b data sheetContextual Info: P E H I1 0 IM 1 D B M IV i n Dt t e : s. i 991 82495XP CACHE CONTROLLER/ 82490XP CACHE RAM • Two-Way, Set Associative, Secondary Cache for i860 XP Microprocessor MESI Cache Consistency Protocol ■ 50 MHz “No Glue” Interface with CPU Maintains Consistency with Primary |
OCR Scan |
82495XP 82490XP 10-3a. Controller/82490XP est 7502 b data sheet | |
xxxjxContextual Info: in t e i 82495XP CACHE CONTROLLER/ 82490XP CACHE RAM Two-Way, Set Associative, Secondary Cache for i860 xp Microprocessor 50 MHz “No Glue” Interface with CPU Configurable — Cache Size 256 or 512 Kbytes — Line Width 32, 64 or 128 Bytes — Memory Bus Width 64 or 128 Bits |
OCR Scan |
82495XP 82490XP 10-3a. Controiler/82490XP xxxjx | |
64-Bit Microprocessors
Abstract: RAM 6116 71B74 6116 RAM IDT71215 IDT71256 IDT71B74 tagram match tagram tagram 8k
|
Original |
CP-20 64-bit 64-Bit Microprocessors RAM 6116 71B74 6116 RAM IDT71215 IDT71256 IDT71B74 tagram match tagram tagram 8k | |
433 MHz RrF module 3 pin 5v
Abstract: processor pentium 1
|
OCR Scan |
64-bit 51ate 66-MHz 100-M 433 MHz RrF module 3 pin 5v processor pentium 1 | |
GS82032A
Abstract: GS84018A MPC7410 MPC7450 MPC750 MPC755 RM5271 RM7065 intel L2 cache burst length 832KX8
|
Original |
GS8170DXX GS8170DDxx. to18Mb, GS82032A GS84018A MPC7410 MPC7450 MPC750 MPC755 RM5271 RM7065 intel L2 cache burst length 832KX8 | |
Contextual Info: MAY 13 193S Œ /7 . SGS-THOMSON m PRELIMINARY MK45180 Q -17/20 4K x 10 CMOS SnoopTAG BiPORT CACHE TAGRAM ™ FIGURE 1. PIN CONFIGURATION 4K x 10 BiPORT SRAM WITH LOCAL AND SNOOP PORT COMPARATORS « i» COMPREHENDS SNOOP CACHE COHERENCY INVALIDATION |
OCR Scan |
MK45180 | |
MX116
Abstract: 4116 dram dram 4116 fe6500 weitek 80386 microprocessor pin out diagram 80386 Programming the 80386 pin out of 80386 microprocessor 80386 specification update
|
OCR Scan |
FE6030 FE6030 FE6500 MX116 4116 dram dram 4116 weitek 80386 microprocessor pin out diagram 80386 Programming the 80386 pin out of 80386 microprocessor 80386 specification update | |
MPC106
Abstract: FLOPPY vlsi
|
Original |
256K/512K MPC106 FLOPPY vlsi | |
fe6500Contextual Info: Advance Information FE6030 Cache/DRAM and Channel Control Device a □ Complete compatibility with the IBM* Personal System/2* Models 70 and 80 Direct-Mapped Cache Controller Includes the following: Page Mode DRAM Controller Memory Configuration Registers |
OCR Scan |
FE6030 FE6030 FE6500 119S2Â | |
MK41S80Contextual Info: £ÿj SGS-THOMSON ÄitmiCTiQiOÜS MK41S80 VERY FAST CMOS 4K x 4 CACHE TAGRAM • 4K x 4 FAST HCMOS CACHE TAGRAM ■ ADDRESS TO COMPARE ACCESS TIMES: 10,12,15,20,25ns ■ FLASH CLEAR FUNCTION ■ 22-PIN 300 MIL PLASTIC DIP 24-PIN 300 MIL SOJ * APPLICATIONS: HIGH SPEED 32-BIT |
OCR Scan |
22-PIN 24-PIN 32-BIT MK41S80 MK41S80 384-bit MK41H80 | |
|
|||
82497
Abstract: cache controller intel 82496 BGT Q 900 A18 OE T10 t187 intel 82496 apic s09 290446 82489dx 82496 a82496
|
Original |
Intel486TM 1-55512-237-X 1-55512-240-X 82497 cache controller intel 82496 BGT Q 900 A18 OE T10 t187 intel 82496 apic s09 290446 82489dx 82496 a82496 | |
MK41S80Contextual Info: S = 7 SGS-THOMSON H i « ! MK41S80 VERY FAST CMOS 4K x 4 CACHE TAGRAM - 4K x 4 FAST HCMOS CACHE TAGRAM • ADDRESS TO COMPARE ACCESS TIMES: 10,12,15,20,25ns ■ FLASH CLEAR FUNCTION ■ 22-PIN 300 MIL PLASTIC DIP 24-PIN 300 MIL SOJ ■ APPLICATIONS: HIGH SPEED 32-BIT |
OCR Scan |
MK41S80 22-PIN 24-PIN 32-BIT MK41S80 384-bit MK41H80 | |
TAGRAMContextual Info: SGS-THOMSON m k 44S80 n , x iO =[iÛ ïj»*S -15/17/20 65,536-BIT FAST CMOS 16 K X 4 CACHE TAGRAM ADVANCE DATA PIN C O NN ECTIO N FEATURES • ■ ■ ■ ■ ■ 16K x 4 FAST CMOS CACHE TAGRAM 15,17,20ns ADDRESS TO COMPARE ACCESS 10,12,14ns TAG DATATO COMPARE ACCESS |
OCR Scan |
44S80( 536-BIT 24-PIN MK44S80 16Kx4 TAGRAM | |
82485Contextual Info: in te i 82485 SECOND LEVEL CACHE CONTROLLER FOR THE Intel486 MICROPROCESSOR High Performance — Zero Wait State Access on Cache Hit — One Clock Bursting — Two-Way Set Associative — Write Protect Attribute Per Tag — Start Memory Cycles in Parallel |
OCR Scan |
Intel486â lntel486TM 132-Pin 82485 | |
Contextual Info: SGS-THOMSON MK45180 VERY FAST CMOS 4K x 10 CACHE SnoopTAG ADVANCE DATA 4K x 10 BiPORT SRAM WITH LOCAL AND SNOOP PORT COMPARATORS ADDRESS TO MATCH ACCESS : 17ns PORT ENABLE TO MATCH ACCESS : 8ns COMPREHENDS SNOOP CACHE COHERENCY INVALIDATION ON-CHIP PARITY GENERATOR / CHECKERS |
OCR Scan |
MK45180 K45180 | |
MK45180Contextual Info: SGS-THOMSON G MK45180 l, VERY FAST CMOS 4K x 10 CACHE SnoopTAG ADVANCE DATA • 4K x 10 BiPORT SRAM WITH LOCAL AND SNOOP PORT COMPARATORS . ADDRESS TO MATCH ACCESS : 17ns ■ PORT ENABLE TO MATCH ACCESS : 8ns ■ COMPREHENDS SNOOP CACHE COHERENCY INVALIDATION |
OCR Scan |
MK45180 PLCC68 MK45180 | |
TA114
Abstract: BWEB TA111 PC 2500H SA02 SA07 ta115 485Turbocache 82485M L486
|
OCR Scan |
Intel486â lntel486TM TA114 BWEB TA111 PC 2500H SA02 SA07 ta115 485Turbocache 82485M L486 | |
Contextual Info: CYPRESS PRELIMINARY CY82C691 Pentium hyperCache™ Chipset System Controller Features Provides control for the cache, system memory, and the PCI bus PCI Bus Rev. 2.1 compliant Supports 3V Pentium™ , AMD K5, and Cyrix 6x86 M1 CPUs Support for WB or W T L1 cache |
OCR Scan |
CY82C691 8Kx21 | |
Contextual Info: 7 ^ 5 3 7 0D277Ô3 •% 'Z -V lO E MK44S80 N,X -15/17/20 SGS-THOMSON Ki]D i lllL[lCTlH]®lD©S 65,536-BIT FAST CMOS 16 K X 4 CACHE TAGRAM S G S-THOMSON 3ÜE PIN CONNECTION FEATURES • ■ ■ ■ ■ ■ ADVANCE DATA » 16Kx 4 FAST CMOS CACHE TAGRAM |
OCR Scan |
0D277Ã MK44S80 536-BIT 24-PIN 16Kx4 | |
82485Contextual Info: Â M © 1 DGsOF@K[MÄ¥D Kl J n te l DEC 05 82485 SECOND LEVEL CACHE CONTROLLER FOR THE Ì486TM MICROPROCESSOR High Performance — Zero Wait State Access on Cache Hit — One Clock Bursting — Two-Way Set Associative — Write Protect Attribute Per Tag |
OCR Scan |
486TM 132-Pin 82485 |