SN74LVC112A Search Results
SN74LVC112A Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
SN74LVC112APW |
![]() |
Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-TSSOP -40 to 125 |
![]() |
![]() |
|
SN74LVC112AD |
![]() |
Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SOIC -40 to 125 |
![]() |
![]() |
|
SN74LVC112ADR |
![]() |
Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SOIC -40 to 125 |
![]() |
![]() |
|
SN74LVC112ANSR |
![]() |
Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SO -40 to 125 |
![]() |
![]() |
|
SN74LVC112APWT |
![]() |
Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-TSSOP -40 to 125 |
![]() |
![]() |
SN74LVC112A Price and Stock
Texas Instruments SN74LVC112ADRIC FF JK TYPE DBL 1-BIT 16-SOIC |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74LVC112ADR | Cut Tape | 2,484 | 1 |
|
Buy Now | |||||
![]() |
SN74LVC112ADR | 6,724 |
|
Buy Now | |||||||
![]() |
SN74LVC112ADR | 20,000 | 1,087 |
|
Buy Now | ||||||
![]() |
SN74LVC112ADR | 2,088 |
|
Get Quote | |||||||
![]() |
SN74LVC112ADR | 9,500 |
|
Buy Now | |||||||
![]() |
SN74LVC112ADR | 125,422 | 1 |
|
Buy Now | ||||||
Texas Instruments SN74LVC112ANSRIC FF JK TYPE DOUBLE 1BIT 16-SO |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74LVC112ANSR | Cut Tape | 2,000 | 1 |
|
Buy Now | |||||
![]() |
SN74LVC112ANSR | 1,683 |
|
Buy Now | |||||||
![]() |
SN74LVC112ANSR | 1,757 |
|
Get Quote | |||||||
![]() |
SN74LVC112ANSR | 1,405 |
|
Buy Now | |||||||
Texas Instruments SN74LVC112ADBRIC FF JK TYPE DBL 1-BIT 16-SSOP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74LVC112ADBR | Digi-Reel | 1,945 | 1 |
|
Buy Now | |||||
![]() |
SN74LVC112ADBR | 1,970 |
|
Buy Now | |||||||
![]() |
SN74LVC112ADBR | 77,570 | 1 |
|
Buy Now | ||||||
Texas Instruments SN74LVC112ADGVRIC FF JK TYPE DBL 1-BIT 16-TVSOP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74LVC112ADGVR | Digi-Reel | 1,129 | 1 |
|
Buy Now | |||||
![]() |
SN74LVC112ADGVR | 3,946 |
|
Buy Now | |||||||
![]() |
SN74LVC112ADGVR | 129,337 | 1 |
|
Buy Now | ||||||
Texas Instruments SN74LVC112APWTIC FF JK TYPE DBL 1-BIT 16-TSSOP |
|||||||||||
Distributors | Part | Package | Stock | Lead Time | Min Order Qty | Price | Buy | ||||
![]() |
SN74LVC112APWT | Digi-Reel | 812 | 1 |
|
Buy Now | |||||
![]() |
SN74LVC112APWT |
|
Get Quote | ||||||||
![]() |
SN74LVC112APWT | 38,409 | 1 |
|
Buy Now | ||||||
![]() |
SN74LVC112APWT | 8,958 |
|
Buy Now |
SN74LVC112A Datasheets (113)
Part | ECAD Model | Manufacturer | Description | Curated | Datasheet Type | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
SN74LVC112A |
![]() |
Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112A |
![]() |
DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112A |
![]() |
DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112AD |
![]() |
SN74LVC112 - Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SOIC -40 to 85 | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112AD |
![]() |
Logic - Flip Flops, Integrated Circuits (ICs), IC JK TYPE NEG TRG DUAL 16SOIC | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112AD |
![]() |
Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SOIC -40 to 85 | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112AD |
![]() |
Dual Negative-Edge-Triggered J-K Flip-Flop with Clear and Preset | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112AD |
![]() |
DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112ADB |
![]() |
DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112ADBLE |
![]() |
SN74LVC112 - Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SSOP -40 to 85 | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112ADBLE |
![]() |
DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112ADBLE |
![]() |
Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SSOP -40 to 85 | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112ADBR |
![]() |
SN74LVC112 - Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SSOP -40 to 85 | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112ADBR |
![]() |
Logic - Flip Flops, Integrated Circuits (ICs), IC JK TYPE NEG TRG DUAL 16SSOP | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112ADBR |
![]() |
DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112ADBR |
![]() |
Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SSOP -40 to 85 | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112ADBR |
![]() |
Dual Negative-Edge-Triggered J-K Flip-Flop with Clear and Preset | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112ADBRE4 |
![]() |
Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SSOP -40 to 85 | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112ADBRE4 |
![]() |
DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR and PRESET | Original | ||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
SN74LVC112ADBRE4 |
![]() |
SN74LVC112 - Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset 16-SSOP -40 to 85 | Original |
SN74LVC112A Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V |
Original |
SN74LVC112A SCAS289L 000-V A114-A) A115-A) SNS74LVC2G53 scyb014 scyb005 scym001 | |
Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V |
Original |
SN74LVC112A SCAS289L 000-V A114-A) A115-A) | |
SN74LVC112AContextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET S C AS 289E - JA N U A R Y 1993 - R EVISED JA N U A R Y 1998 D EPIC Enhanced-Performance Implanted CMOS Submicron Process D ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V |
OCR Scan |
SN74LVC112A SCAS289E MIL-STD-883, 10MHz, SN74LVC112A | |
LCV112AContextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET SCAS289I – JANUARY 1993 – REVISED MARCH 2002 D D D D D D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Inputs Accept Voltages to 5.5 V Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C |
Original |
SN74LVC112A SCAS289I 000-V A114-A) A115-A) LCV112A | |
Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V |
Original |
SN74LVC112A SCAS289L 000-V A114-A) A115-A) | |
Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V |
Original |
SN74LVC112A SCAS289L 000-V A114-A) A115-A) | |
LC112A
Abstract: LVC112A A115-A C101 SN74LVC112A SN74LVC112AD
|
Original |
SN74LVC112A SCAS289K 000-V A114-A) A115-A) LC112A LVC112A A115-A C101 SN74LVC112A SN74LVC112AD | |
Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V |
Original |
SN74LVC112A SCAS289L 000-V A114-A) A115-A) | |
Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V |
Original |
SN74LVC112A SCAS289L 000-V A114-A) A115-A) | |
A115-A
Abstract: C101 SN74LVC112A SN74LVC112AD LC112 CPD14
|
Original |
SN74LVC112A SCAS289L 000-V A114-A) A115-A) A115-A C101 SN74LVC112A SN74LVC112AD LC112 CPD14 | |
SN74LVC112AContextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET SCAS289H – JANUARY 1993 – REVISED JUNE 2000 D D D D D D D EPIC Enhanced-Performance Implanted CMOS Submicron Process Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C |
Original |
SN74LVC112A SCAS289H MIL-STD-883, SN74LVC112A | |
SN74LVC112AContextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET SCAS289B – JANUARY 1993 – REVISED SEPTEMBER 1996 D D D D D EPIC Enhanced-Performance Implanted CMOS Submicron Process Typical VOLP (Output Ground Bounce) < 0.8 V at VCC = 3.3 V, TA = 25°C |
Original |
SN74LVC112A SCAS289B SN74LVC112A | |
Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED Ü-K FLIP-FLOP WITH CLEAR AND PRESET SCAS289E - JANUARY 1 9 9 3 - REVISED JANUARY 1996 • • • • "IToIfo R PACKAGE TOP VIEW EPICrM(Enhanced-Performance Implanted CMOS) Submicron Process ESD Protection Exceeds 2000 V Per |
OCR Scan |
SN74LVC112A SCAS289E MIL-STD-883, JESD17 | |
Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V |
Original |
SN74LVC112A SCAS289L 000-V A114-A) A115-A) | |
|
|||
A115-A
Abstract: C101 SN74LVC112A SN74LVC112AD LC112A
|
Original |
SN74LVC112A SCAS289K 000-V A114-A) A115-A) A115-A C101 SN74LVC112A SN74LVC112AD LC112A | |
Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V |
Original |
SN74LVC112A SCAS289L 000-V A114-A) A115-A) | |
SN74LVC112AContextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET SCAS289D – JANUARY 1993 – REVISED JANUARY 1997 D D D D D D D EPIC Enhanced-Performance Implanted CMOS Submicron Process ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V |
Original |
SN74LVC112A SCAS289D MIL-STD-883, JESD-17 SN74LVC112A | |
A115-A
Abstract: C101 SN74LVC112A SN74LVC112AD LC112A
|
Original |
SN74LVC112A SCAS289J 000-V A114-A) A115-A) A115-A C101 SN74LVC112A SN74LVC112AD LC112A | |
LC112A
Abstract: A115-A C101 SN74LVC112A SN74LVC112AD
|
Original |
SN74LVC112A SCAS289L 000-V A114-A) A115-A) LC112A A115-A C101 SN74LVC112A SN74LVC112AD | |
Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET www.ti.com SCAS289L – JANUARY 1993 – REVISED AUGUST 2005 FEATURES • • • • • • • D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V |
Original |
SN74LVC112A SCAS289L 000-V A114-A) A115-A) | |
Contextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET SCAS289J – JANUARY 1993 – REVISED AUGUST 2002 D D D D D D D D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V Max tpd of 4.8 ns at 3.3 V |
Original |
SN74LVC112A SCAS289J 000-V A114-A) A115-A) SN74LVC112APWR SN74LVC112A SCEM012, | |
Yj 33
Abstract: SN74LVC112A
|
OCR Scan |
SN74LVC112A SCAS289B Yj 33 SN74LVC112A | |
SN74LVC112AContextual Info: SN74LVC112A DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET SCAS289D - JANUARY 1993 - REVISED JANUARY 1997 • • • • • • • EPIC Enhanced-Performance Implanted CMOS Submicron Process ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V |
OCR Scan |
SN74LVC112A SCAS289D MIL-STD-883, JESD-17 1til723 SN74LVC112A | |
Contextual Info: SN74LVC112A DUAL NEGATIVEĆEDGEĆTRIGGERED JĆK FLIPĆFLOP WITH CLEAR AND PRESET SCAS289K − JANUARY 1993 − REVISED OCTOBER 2003 D D D D D D D D, DB, DGV, NS, OR PW PACKAGE TOP VIEW Operates From 1.65 V to 3.6 V Inputs Accept Voltages to 5.5 V Max tpd of 4.8 ns at 3.3 V |
Original |
SN74LVC112A SCAS289K 000-V A114-A) A115-A) |