200v 100mA mosfet
Abstract: No abstract text available
Text: . 4 7.62 ISB20 1 2 1 2 6 5 3 4 6.4 ISB20 5 Dimensions in mm 6 3 8.6 8.8 DESCRIPTION 7.62 The ISB20 is a 1-Form B solid state relay in a 6 pin DIL package. The ISB20 utilises MOSFET technology that is optically coupled to a highly efficient GaAlAs infrared light emitting diode.
|
Original
|
PDF
|
ISB20
ISB20
75kVRMS
100mA
DC93073
200v 100mA mosfet
|
Untitled
Abstract: No abstract text available
Text: IS61DDP2B44M18A/A1/A2 IS61DDP2B42M36A/A1/A2 4Mx18, 2Mx36 72Mb DDR-IIP Burst 4 CIO SYNCHRONOUS SRAM (2.0 Cycle Read Latency) FEATURES • 2Mx36 and 4Mx18 configuration available.
|
Original
|
PDF
|
IS61DDP2B44M18A/A1/A2
IS61DDP2B42M36A/A1/A2
4Mx18,
2Mx36
4Mx18
13x15
|
Untitled
Abstract: No abstract text available
Text: IS61QDPB44M18A/A1/A2 IS61QDPB42M36A/A1/A2 4Mx18, 2Mx36 72Mb QUADP Burst 4 SYNCHRONOUS SRAM (2.5 Cycle Read Latency) FEATURES • 2Mx36 and 4Mx18 configuration available. On-chip Delay Locked Loop (DLL) for wide data
|
Original
|
PDF
|
IS61QDPB44M18A/A1/A2
IS61QDPB42M36A/A1/A2
4Mx18,
2Mx36
4Mx18
13x15
|
Untitled
Abstract: No abstract text available
Text: IS61QDPB42M18A/A1/A2 IS61QDPB41M36A/A1/A2 2Mx18, 1Mx36 36Mb QUADP Burst 4 SYNCHRONOUS SRAM (2.5 Cycle Read Latency) FEATURES • • • • • • • • • • • • • • • • • • • • • 1Mx36 and 2Mx18 configuration available. On-chip Delay-Locked Loop (DLL) for wide data
|
Original
|
PDF
|
IS61QDPB42M18A/A1/A2
IS61QDPB41M36A/A1/A2
2Mx18,
1Mx36
2Mx18
QV13x15
13x15
|
Untitled
Abstract: No abstract text available
Text: IS61DDPB21M18A/A1/A2 IS61DDPB251236A/A1/A2 1Mx18, 512Kx36 18Mb DDR-IIP Burst 2 CIO SYNCHRONOUS SRAM (2.5 Cycle Read Latency) FEATURES • 512Kx36 and 1Mx18 configuration available.
|
Original
|
PDF
|
IS61DDPB21M18A/A1/A2
IS61DDPB251236A/A1/A2
1Mx18,
512Kx36
1Mx18
13x15
|
Untitled
Abstract: No abstract text available
Text: IS61DDP2B42M18A/A1/A2 IS61DDP2B41M36A/A1/A2 2Mx18, 1Mx36 36Mb DDR-IIP Burst 4 CIO SYNCHRONOUS SRAM (2.0 Cycle Read Latency) FEATURES • 1Mx36 and 2Mx18 configuration available.
|
Original
|
PDF
|
IS61DDP2B42M18A/A1/A2
IS61DDP2B41M36A/A1/A2
2Mx18,
1Mx36
2Mx18
13x15
|
Untitled
Abstract: No abstract text available
Text: IS61DDP2B24M18A/A1/A2 IS61DDP2B22M36A/A1/A2 4Mx18, 2Mx36 72Mb DDR-IIP Burst 2 CIO SYNCHRONOUS SRAM (2.0 Cycle Read Latency) FEATURES • 2Mx36 and 4Mx18 configuration available.
|
Original
|
PDF
|
IS61DDP2B24M18A/A1/A2
IS61DDP2B22M36A/A1/A2
4Mx18,
2Mx36
4Mx18
13x15
|
Untitled
Abstract: No abstract text available
Text: IS61DDPB24M18A/A1/A2 IS61DDPB22M36A/A1/A2 4Mx18, 2Mx36 72Mb DDR-IIP Burst 2 CIO Synchronous SRAM (2.5 Cycle Read Latency) FEATURES • 2Mx36 and 4Mx18 configuration available. On-chip delay-locked loop (DLL) for wide data valid
|
Original
|
PDF
|
IS61DDPB24M18A/A1/A2
IS61DDPB22M36A/A1/A2
4Mx18,
2Mx36
4Mx18
500MHz
450MHz
400MHz
|
MARKING CODE EA1
Abstract: S6520 MARKING EA1
Text: S6520 F Semiconductor LCD Back Light Inverter with Analog Dimming Description The S6520 contains all of the necessary control circuitry to implement a highly efficient cold cathode fluorescent back-light driver and provides a near sinusoidal output voltage
|
Original
|
PDF
|
S6520
S6520
KSI-8019-000
MARKING CODE EA1
MARKING EA1
|
Untitled
Abstract: No abstract text available
Text: IS61DDP2B22M18A/A1/A2 IS61DDP2B21M36A/A1/A2 2Mx18, 1Mx36 36Mb DDR-IIP Burst 2 CIO SYNCHRONOUS SRAM (2.0 Cycle Read Latency) FEATURES • 1Mx36 and 2Mx18 configuration available.
|
Original
|
PDF
|
IS61DDP2B22M18A/A1/A2
IS61DDP2B21M36A/A1/A2
2Mx18,
1Mx36
1Mx36
2Mx18
13x15
|
Untitled
Abstract: No abstract text available
Text: IS61QDPB42M18A/A1/A2 IS61QDPB41M36A/A1/A2 2Mx18, 1Mx36 36Mb QUADP Burst 4 SYNCHRONOUS SRAM (2.5 Cycle Read Latency) FEATURES • 1Mx36 and 2Mx18 configuration available. On-chip Delay-Locked Loop (DLL) for wide data
|
Original
|
PDF
|
IS61QDPB42M18A/A1/A2
IS61QDPB41M36A/A1/A2
2Mx18,
1Mx36
1Mx36
2Mx18
IS61QDPB41M36A-550B4LI
IS61QDPB42M18A-550B4I
IS61QDPB42M18A-550B4LI
IS61QDPB41M36A-500B4I
|
Untitled
Abstract: No abstract text available
Text: IS61QDPB44M18A/A1/A2 IS61QDPB42M36A/A1/A2 4Mx18, 2Mx36 72Mb QUADP Burst 4 SYNCHRONOUS SRAM (2.5 Cycle Read Latency) FEATURES • 2Mx36 and 4Mx18 configuration available. On-chip Delay Locked Loop (DLL) for wide data
|
Original
|
PDF
|
IS61QDPB44M18A/A1/A2
IS61QDPB42M36A/A1/A2
4Mx18,
2Mx36
2Mx36
4Mx18
cM36A/A1/A2-450B4I
IS61QDPB42M36A/A1/A2-450B4LI
IS61QDPB44M18A/A1/A2-450B4I
IS61QDPB44M18A/A1/A2-450B4LI
|
Untitled
Abstract: No abstract text available
Text: IS61DDP2B41M18A/A1/A2 IS61DDP2B451236A/A1/A2 1Mx18, 512Kx36 18Mb DDR-IIP Burst 4 CIO SYNCHRONOUS SRAM (2.0 Cycle Read Latency) FEATURES • 512Kx36 and 1Mx18 configuration available.
|
Original
|
PDF
|
IS61DDP2B41M18A/A1/A2
IS61DDP2B451236A/A1/A2
1Mx18,
512Kx36
1Mx18
13x15
|
Untitled
Abstract: No abstract text available
Text: IS61DDP2B44M18A/A1/A2 IS61DDP2B42M36A/A1/A2 4Mx18, 2Mx36 72Mb DDR-IIP Burst 4 CIO SYNCHRONOUS SRAM (2.0 Cycle Read Latency) FEATURES • 2Mx36 and 4Mx18 configuration available.
|
Original
|
PDF
|
IS61DDP2B44M18A/A1/A2
IS61DDP2B42M36A/A1/A2
4Mx18,
2Mx36
4Mx18
13x15
|
|
RD 1H 107 M 08 11M PF
Abstract: No abstract text available
Text: IS61DDPB21M18A IS61DDPB251236A 1Mx18, 512Kx36 18Mb DDR-IIP Burst 2 CIO Synchronous SRAM (2.5 Cycle Read Latency) FEATURES • 512Kx36 and 1Mx18 configuration available. On-chip delay-locked loop (DLL) for wide data valid
|
Original
|
PDF
|
IS61DDPB21M18A
IS61DDPB251236A
1Mx18,
512Kx36
1Mx18
500MHz
450MHz
400MHz
RD 1H 107 M 08 11M PF
|
Untitled
Abstract: No abstract text available
Text: IS61DDPB44M18A/A1/A2 IS61DDPB42M36A/A1/A2 4Mx18, 2Mx36 72Mb DDR-IIP Burst 4 CIO SYNCHRONOUS SRAM (2.5 Cycle Read Latency) FEATURES • 2Mx36 and 4Mx18 configuration available.
|
Original
|
PDF
|
IS61DDPB44M18A/A1/A2
IS61DDPB42M36A/A1/A2
4Mx18,
2Mx36
4Mx18
13x15
|
Untitled
Abstract: No abstract text available
Text: IS61DDPB41M18A/A1/A2 IS61DDPB451236A/A1/A2 1Mx18, 512Kx36 18Mb DDR-IIP Burst 4 CIO SYNCHRONOUS SRAM (2.5 Cycle Read Latency) FEATURES • 512Kx36 and 1Mx18 configuration available.
|
Original
|
PDF
|
IS61DDPB41M18A/A1/A2
IS61DDPB451236A/A1/A2
1Mx18,
512Kx36
1Mx18
13x15
|
IS61QDPB42M36A1-450M3I
Abstract: IS61QDPB42M36A1
Text: IS61QDPB44M18A/A1/A2 IS61QDPB42M36A/A1/A2 4Mx18, 2Mx36 72Mb QUAD-P Burst 4 SYNCHRONOUS SRAM (2.5 Cycle Read Latency) FEATURES • 2Mx36 and 4Mx18 configuration available. On-chip delay-locked loop (DLL) for wide data valid
|
Original
|
PDF
|
IS61QDPB44M18A/A1/A2
IS61QDPB42M36A/A1/A2
4Mx18,
2Mx36
4Mx18
500MHz
450MHz
400MHz
IS61QDPB42M36A1-450M3I
IS61QDPB42M36A1
|
Untitled
Abstract: No abstract text available
Text: IS61DDPB22M18A/A1/A2 IS61DDPB21M36A/A1/A2 2Mx18, 1Mx36 36Mb DDR-IIP Burst 2 CIO SYNCHRONOUS SRAM (2.5 Cycle Read Latency) FEATURES • 1Mx36 and 2Mx18 configuration available.
|
Original
|
PDF
|
IS61DDPB22M18A/A1/A2
IS61DDPB21M36A/A1/A2
2Mx18,
1Mx36
2Mx18
13x15
|
Untitled
Abstract: No abstract text available
Text: IS61DDP2B41M18A/A1/A2 IS61DDP2B451236A/A1/A2 1Mx18, 512Kx36 18Mb DDR-IIP Burst 4 CIO SYNCHRONOUS SRAM (2.0 Cycle Read Latency) FEATURES • 512Kx36 and 1Mx18 configuration available.
|
Original
|
PDF
|
IS61DDP2B41M18A/A1/A2
IS61DDP2B451236A/A1/A2
1Mx18,
512Kx36
1Mx18
13x15
|
Untitled
Abstract: No abstract text available
Text: IS61DDPB22M18A/A1/A2 IS61DDPB21M36A/A1/A2 2Mx18, 1Mx36 36Mb DDR-IIP Burst 2 CIO Synchronous SRAM (2.5 Cycle Read Latency) FEATURES • 1Mx36 and 2Mx18 configuration available. On-chip delay-locked loop (DLL) for wide data valid
|
Original
|
PDF
|
IS61DDPB22M18A/A1/A2
IS61DDPB21M36A/A1/A2
2Mx18,
1Mx36
2Mx18
500MHz
450MHz
400MHz
|
75-pF
Abstract: No abstract text available
Text: IS61QDPB42M18A/A1/A2 IS61QDPB41M36A/A1/A2 2Mx18, 1Mx36 36Mb QUADP Burst 4 SYNCHRONOUS SRAM (2.5 Cycle Read Latency) FEATURES • 1Mx36 and 2Mx18 configuration available. On-chip Delay-Locked Loop (DLL) for wide data
|
Original
|
PDF
|
IS61QDPB42M18A/A1/A2
IS61QDPB41M36A/A1/A2
2Mx18,
1Mx36
2Mx18
13x15
75-pF
|
IS210
Abstract: IS211 IS214 IS215 IS216 IS216D ISPA06 ISA40
Text: Optically Coupled MOSFET Relays Isocom offers a range of MOSFET relays with a miniature small outline package through to a dual channel 8 pin DIP package. The relays can be used in either an AC or DC mode and due to the MOSFET technology offer very high reliability. Several versions are available offering: low
|
Original
|
PDF
|
ISDB35
ISPD40
1500Vrms
IS210
IS211
IS214
IS215
IS216
IS216D
ISPA06
ISA40
|
Untitled
Abstract: No abstract text available
Text: SONY CXK77V3211Q 12/14 32768-word by 32-bit High Speed Synchronous Static RAM Description The CXK77V3211Q is a 32K x 32 high performance synchronous SRAM with a 2-bit burst counter and output register. All synchronous inputs pass through register controlled
|
OCR Scan
|
PDF
|
CXK77V3211Q
32768-word
32-bit
CXK77V3211Q
100PIN
QFP100-P-1420-B
QFP-100P-L02
|