Please enter a valid full or partial manufacturer part number with a minimum of 3 letters or numbers

    AN1596 Search Results

    AN1596 Datasheets (1)

    Part ECAD Model Manufacturer Description Curated Datasheet Type PDF
    AN1596 On Semiconductor ECLinPS Lite Translator ELT Family SPICE I-O Model Kit Original PDF

    AN1596 Datasheets Context Search

    Catalog Datasheet MFG & Type PDF Document Tags

    BF100 transistor

    Abstract: XR-1489 CAP XR5 M-024 RC622 TTL TRANSISTOR MODEL PARAMETER ELT25 FQWN410 diode 431M npn TTL LOGIC pspice model
    Text: AN1596/D  ECLinPS Lite Translator ELT Family SPICE I/O Model Kit Prepared by Andrea Diermeier Cleon Petty Motorola Logic Applications Engineering http://onsemi.com APPLICATION NOTE Introduction The objective of this kit is to provide customers with enough schematic and SPICE parameter information to


    Original
    PDF AN1596/D MC10ELT2xD MC100ELT2xD 100ELT2x 10ada r14153 BF100 transistor XR-1489 CAP XR5 M-024 RC622 TTL TRANSISTOR MODEL PARAMETER ELT25 FQWN410 diode 431M npn TTL LOGIC pspice model

    BF100 transistor

    Abstract: CAP XR5 780F M-024 XR-1489 5052-M RC622 ELT25 diode 431M ELT20
    Text: AN1596/D ECLinPS Lite Translator ELT Family SPICE I/O Model Kit http://onsemi.com APPLICATION NOTE Introduction The objective of this kit is to provide customers with enough schematic and SPICE parameter information to perform system level interconnect modeling with the


    Original
    PDF AN1596/D MC10ELT2xD MC100ELT2xD 100ELT2x 10ELT2x. DL140/D. BF100 transistor CAP XR5 780F M-024 XR-1489 5052-M RC622 ELT25 diode 431M ELT20

    SMD transistor M05

    Abstract: SMD transistor M05 driver schematic diagram car alternator built in voltage M05 driver transistor smd TRANSISTOR m05 smd n CHANNEL DEPLETION ENHANCEMENT MOSFET vn750 pwm VIPower M05 CAR ALTERNATOR data sheet pd VN920
    Text: AN1596 - APPLICATION NOTE VIPower: HIGH SIDE DRIVERS FOR AUTOMOTIVE V. Graziano - L. Guarrasi - A. Pavlin INTRODUCTION Today’s automotive market requires a continuous increasing of complexity and reliability in the electronic systems. To achieve this, the concept of the automotive systems is more and more based on micro


    Original
    PDF AN1596 SMD transistor M05 SMD transistor M05 driver schematic diagram car alternator built in voltage M05 driver transistor smd TRANSISTOR m05 smd n CHANNEL DEPLETION ENHANCEMENT MOSFET vn750 pwm VIPower M05 CAR ALTERNATOR data sheet pd VN920

    100EL91

    Abstract: MC100EL91 MC100EL91DW MC100EL91DWR2 MC100LVEL91
    Text: MC100EL91 3.3V / 5VĄTriple LVPECL / PECL Input to -5V ECL Output Translator The MC100EL91 is a triple LVPECL / PECL input to ECL output translator. The device receives standard or low voltage differential PECL signals, determined by the VCC supply level, and translates them


    Original
    PDF MC100EL91 MC100EL91 MC100LVEL91. r14525 MC100EL91/D 100EL91 MC100EL91DW MC100EL91DWR2 MC100LVEL91

    E212 transistor

    Abstract: E112 E212 MC100E112 MC100E112FN MC10E112 MC10E112FN MC10E112FNR2 D200-400
    Text: MC10E112, MC100E112 5VĄECL Quad Driver The MC10E/100E112 is a quad driver with two pairs of OR/NOR outputs from each gate, and a common, buffered enable input. Using the data inputs the device can serve as an ECL memory address fan-out driver. Using just the enable input, the device serves as a clock


    Original
    PDF MC10E112, MC100E112 MC10E/100E112 MC10E/100E111 r14525 MC10E112/D E212 transistor E112 E212 MC100E112 MC100E112FN MC10E112 MC10E112FN MC10E112FNR2 D200-400

    AND8020

    Abstract: EL90 MC100EL90 MC100EL90DW MC100EL90DWR2 100EL90
    Text: MC100EL90 -3.3V / -5VĄTriple ECL Input to PECL Output Translator The MC100EL90 is a triple ECL to PECL translator. The device receives either –3.3 V or –5 V differential ECL signals, determined by the VEE supply level, and translates them to standard +5 V differential PECL


    Original
    PDF MC100EL90 MC100EL90 r14525 MC100EL90/D AND8020 EL90 MC100EL90DW MC100EL90DWR2 100EL90

    KPT25

    Abstract: EPT25 MC100EPT25 MC100EPT25D MC100EPT25DR2 MC100EPT25DT MC100EPT25DTR2 KA25 kpt25 alyw
    Text: MC100EPT25 −3.3V / −5V Differential ECL to +3.3V LVTTL Translator The MC100EPT25 is a Differential ECL to LVTTL translator. This device requires +3.3 V, -3.3 V to -5.2 V, and ground. The small outline 8-lead package and the single gate of the EPT25 make it ideal


    Original
    PDF MC100EPT25 MC100EPT25 EPT25 r14525 MC100EPT25/D KPT25 MC100EPT25D MC100EPT25DR2 MC100EPT25DT MC100EPT25DTR2 KA25 kpt25 alyw

    marking CODE D2B

    Abstract: MC100E104 MC100E104FN MC100E104FNR2 MC10E104 MC10E104FN MC10E104FNR2 marking D3B ECL IC NAND
    Text: MC10E104, MC100E104 5VĄECL Quint 2ĆInput AND/NAND Gate The MC10E/100E104 is a quint 2-input AND/NAND gate. The function output F is the OR of all five AND gate outputs, while F is the NOR. The Q outputs need not be terminated if only the F outputs are to be


    Original
    PDF MC10E104, MC100E104 MC10E/100E104 MC10E104FN EIA/JESD78 r14525 MC10E104/D marking CODE D2B MC100E104 MC100E104FN MC100E104FNR2 MC10E104 MC10E104FN MC10E104FNR2 marking D3B ECL IC NAND

    KVT23

    Abstract: MC100LVELT23 MC100LVELT23D MC100LVELT23DR2 MC100LVELT23DT
    Text: MC100LVELT23 3.3V Dual Differential LVPECL to LVTTL Translator The MC100LVELT23 is a dual differential LVPECL to LVTTL translator. Because LVPECL Positive ECL levels are used only +3.3 V and ground are required. The small outline 8-lead package and the dual gate design of the LVELT23 makes it ideal for applications which


    Original
    PDF MC100LVELT23 MC100LVELT23 LVELT23 MC100LVELT23/D KVT23 MC100LVELT23D MC100LVELT23DR2 MC100LVELT23DT

    MC100E116

    Abstract: MC100E116FN MC100E116FNR2 MC10E116 MC10E116FN MC10E116FNR2 E116
    Text: MC10E116, MC100E116 5VĄECL Quint Differential Line Receiver The MC10E/100E116 is a quint differential line receiver with emitter-follower outputs. For applications which require bandwidths greater than that of the E116, the E416 device may be of interest.


    Original
    PDF MC10E116, MC100E116 MC10E/100E116 r14525 MC10E116/D MC100E116 MC100E116FN MC100E116FNR2 MC10E116 MC10E116FN MC10E116FNR2 E116

    MC100LVEL01

    Abstract: MC100LVEL01D 1085 SPICE model
    Text: MC100LVEL01 3.3VĄECL 4-Input OR/NOR The MC100LVEL01 is a 4–input OR/NOR gate. The device is functionally equivalent to the EL01 device and works from a 3.3 V supply. With AC performance similar to the EL01 device, the LVEL01 is ideal for low voltage applications which require the ultimate in


    Original
    PDF MC100LVEL01 MC100LVEL01 LVEL01 KVL01 r14525 MC100LVEL01/D MC100LVEL01D 1085 SPICE model

    KEL04

    Abstract: HL04 HEL04 e104 MC100EL04 MC10EL04 HL-04
    Text: MC10EL04, MC100EL04 5VĄECL 2ĆInput AND/NAND The MC10EL/100EL04 is a 2-input AND/NAND gate. The device is functionally equivalent to the E104 device with higher performance capabilities. With propagation delays and output transition times significantly faster than the E104, the EL04 is ideally suited for those


    Original
    PDF MC10EL04, MC100EL04 MC10EL/100EL04 AND8003/D r14525 MC10EL04/D KEL04 HL04 HEL04 e104 MC100EL04 MC10EL04 HL-04

    IC CD 4030 pin configuration

    Abstract: MC34182D E197 MC10E197 MC10E197FN MC10E197FNR2 root locus applications
    Text: MC10E197 5V ECL Data Separator The MC10E197 is an integrated data separator designed for use in high speed hard disk drive applications. With data rate capabilities of up to 50 Mb/s the device is ideally suited for today’s and future state-of-the-art hard disk designs.


    Original
    PDF MC10E197 MC10E197 MC10E197/D IC CD 4030 pin configuration MC34182D E197 MC10E197FN MC10E197FNR2 root locus applications

    MC100E163

    Abstract: MC100E163FN MC100E163FNR2 MC10E163 MC10E163FN MC10E163FNR2
    Text: MC10E163, MC100E163 5VĄECL 2ĆBit 8:1 Multiplexer The MC10E/100E163 contains two 8:1 multiplexers with differential outputs and common select inputs. The select inputs SEL0, 1, 2 control which one of the eight data inputs (A0 – A7, B0 – B7) is propagated to the output.


    Original
    PDF MC10E163, MC100E163 MC10E/100E163 MC10E163FN EIA/JESD78 r14525 MC10E163/D MC100E163 MC100E163FN MC100E163FNR2 MC10E163 MC10E163FN MC10E163FNR2

    E211

    Abstract: MC100E211 MC100E211FN MC100E211FNR2 MC10E211 MC10E211FN MC10E211FNR2 marking code 2b
    Text: MC10E211, MC100E211 5VĄECL 1:6 Differential Clock Distribution Chip The MC10E/100E211 is a low skew 1:6 fanout device designed explicitly for low skew clock distribution applications. The E211 features a multiplexed clock input to allow for the distribution of a lower speed scan or test clock along with the high speed


    Original
    PDF MC10E211, MC100E211 MC10E/100E211 r14525 MC10E211/D E211 MC100E211 MC100E211FN MC100E211FNR2 MC10E211 MC10E211FN MC10E211FNR2 marking code 2b

    MC100E154

    Abstract: MC100E154FN MC100E154FNR2 MC10E154 MC10E154FN MC10E154FNR2
    Text: MC10E154, MC100E154 5VĄECL 5ĆBit 2:1 MuxĆLatch The MC10E/100E154 contains five 2:1 multiplexers followed by transparent latches with differential outputs. When both Latch Enables LEN1, LEN2 are LOW, the latch is transparent, and output data is controlled by the multiplexer select control, SEL. A logic HIGH on


    Original
    PDF MC10E154, MC100E154 MC10E/100E154 MC10E154FN r14525 MC10E154/D MC100E154 MC100E154FN MC100E154FNR2 MC10E154 MC10E154FN MC10E154FNR2

    KEL07

    Abstract: HL-07 E107 MC100EL07 MC10EL07 hl07 IC HEL07
    Text: MC10EL07, MC100EL07 5VĄECL 2ĆInput XOR/XNOR The MC10EL/100EL07 is a 2-input XOR/XNOR gate. The device is functionally equivalent to the E107 device with higher performance capabilities. With propagation delays and output transition times significantly faster than the E107, the EL07 is ideally suited for those


    Original
    PDF MC10EL07, MC100EL07 MC10EL/100EL07 AND8003/D r14525 MC10EL07/D KEL07 HL-07 E107 MC100EL07 MC10EL07 hl07 IC HEL07

    EL12

    Abstract: MC100LVEL12 MC100LVEL12D
    Text: MC100LVEL12 3.3VĄECL Low Impedance Driver The MC100LVEL12 is a low impedance drive buffer. With two pairs of OR/NOR outputs the device is ideally suited for high drive applications such as memory addressing. The device is functionally equivalent to the EL12 device and operates from a 3.3 V power supply.


    Original
    PDF MC100LVEL12 MC100LVEL12 LVEL12 KVL12it r14525 MC100LVEL12/D EL12 MC100LVEL12D

    transistor BD 889

    Abstract: MC10E1651 MC10E1651FN MC10E1651FNR2 MC10E1651L
    Text: MC10E1651 5V, -5VĄECL Dual ECL Output Comparator with Latch The MC10E1651 is fabricated using ON Semiconductor’s advanced MOSAIC IIIt process. The MC10E1651 incorporates a fixed level of input hysteresis as well as output compatibility with 10 KH logic


    Original
    PDF MC10E1651 MC10E1651 16-pin 20-pin r14525 MC10E1651/D transistor BD 889 MC10E1651FN MC10E1651FNR2 MC10E1651L

    100EL56

    Abstract: MC100EL56 MC100EL56DW MC100EL56DWR2
    Text: MC100EL56 5V ECL Dual Differential 2:1 Multiplexer The MC100EL56 is a dual, fully differential 2:1 multiplexer. The differential data path makes the device ideal for multiplexing low skew clock or other skew sensitive signals. Multiple VBB pins are provided to ease AC coupling input signals.


    Original
    PDF MC100EL56 MC100EL56 MC100EL56/D 100EL56 MC100EL56DW MC100EL56DWR2

    E112

    Abstract: E212 MC100E212 MC100E212FN MC100E212FNR2 MC10E212 MC10E212FN MC10E212FNR2 E212 transistor
    Text: MC10E212, MC100E212 5VĄECL 3ĆBit Scannable Registered Address Driver The MC10E/100E212 is a scannable registered ECL driver typically used as a fan-out memory address driver for ECL cache driving. In a VLSI array based CPU design, use of the E212 allows the user to


    Original
    PDF MC10E212, MC100E212 MC10E/100E212 MC10E212FN r14525 MC10E212/D E112 E212 MC100E212 MC100E212FN MC100E212FNR2 MC10E212 MC10E212FN MC10E212FNR2 E212 transistor

    MC100E157

    Abstract: MC100E157FN MC100E157FNR2 MC10E157 MC10E157FN MC10E157FNR2
    Text: MC10E157, MC100E157 5VĄECL Quad 2:1 Multiplexer The MC10E/100E157 contains four 2:1 multiplexers with differential outputs. The output data are controlled by the individual Select SEL inputs. The individual select control makes the devices well suited for random logic designs.


    Original
    PDF MC10E157, MC100E157 MC10E/100E157 MC10E157FN EIA/JESD78 r14525 MC10E158/D MC100E157 MC100E157FN MC100E157FNR2 MC10E157 MC10E157FN MC10E157FNR2

    KVL33

    Abstract: EL33 MC100LVEL33 MC100LVEL33D
    Text: MC100LVEL33 3.3VĄECL ÷4 Divider The MC100LVEL33 is an integrated ÷4 divider. The LVEL is functionally equivalent to the EL33 and works from a 3.3 V supply. The reset pin is asynchronous and is asserted on the rising edge. Upon power-up, the internal flip-flops will attain a random state; the


    Original
    PDF MC100LVEL33 MC100LVEL33 LVEL33 r14525 MC100LVEL33/D KVL33 EL33 MC100LVEL33D

    E431

    Abstract: MC100E431 MC100E431FN MC100E431FNR2 MC10E431 MC10E431FN MC10E431FNR2
    Text: MC10E431, MC100E431 5VĄECL 3ĆBit Differential FlipĆFlop The MC10E/100E431 is a 3-bit flip-flop with differential clock, data input and data output. The asynchronous Set and Reset controls are edge-triggered rather than level controlled. This allows the user to rapidly set or reset the


    Original
    PDF MC10E431, MC100E431 MC10E/100E431 r14525 MC10E431/D E431 MC100E431 MC100E431FN MC100E431FNR2 MC10E431 MC10E431FN MC10E431FNR2