80960S Search Results
80960S Datasheets (4)
Part | ECAD Model | Manufacturer | Description | Curated | Datasheet Type | |
---|---|---|---|---|---|---|
80960SA |
![]() |
EMBEDDED 32-BIT MICROPROCESSOR WITH 16-BIT BURST DATA BUS | Original | |||
80960SA-20 |
![]() |
Embedded 32-bit Microprocessor With 16-bit Burst Data Bus | Original | |||
80960SB |
![]() |
EMBEDDED 32-BIT MICROPROCESSOR WITH 16-BIT BURST DATA BUS | Original | |||
80960SB-16 |
![]() |
Embedded 32-bit Microprocessor With 16-bit Burst Data Bus | Original |
80960S Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
80960SA
Abstract: 80960SB 65A176 AD427
|
Original |
80960SA 32-BIT 16-BIT 80960SB 512-Byte 80960SA 80960SB 65A176 AD427 | |
Contextual Info: in tj 80960SB EMBEDDED 32-BIT MICROPROCESSOR WITH 16-BIT BURST DATA BUS • High-Performance Embedded Architecture — 16 MIPS* Burst Execution at 16 MHz — 5 MIPS Sustained Execution at 16 MHz ■ Built-In Interrupt Controller — 4 Direct Interrupt Pins |
OCR Scan |
80960SB 32-BIT 16-BIT 512-Byte 16-Bit 8096SA 4fl2bl75 | |
VAX-11
Abstract: PLCC 68 intel package dimensions 270917 w1a31 intel core i7 processors their registers in term of 32-bit mode
|
OCR Scan |
80960SA 32-BIT 16-BIT 512-Byte Local\32-Bit 80960SB 80-Lead VAX-11 PLCC 68 intel package dimensions 270917 w1a31 intel core i7 processors their registers in term of 32-bit mode | |
v945
Abstract: 80960SA N80960SB W225 80960SB N80960SA S80960SA S80960SB intel DOC n80960
|
Original |
80960SA/SB 80960SA/SB v945 80960SA N80960SB W225 80960SB N80960SA S80960SA S80960SB intel DOC n80960 | |
80960SA
Abstract: 80960SB 80960
|
OCR Scan |
80960SA/SB 80960SA 80960SB 80960 | |
Intel i960 architecture
Abstract: 80960SA 80960SB A80960SA 80960sa manual
|
OCR Scan |
80960SA/SB 80960SB 80960SA Intel i960 architecture A80960SA 80960sa manual | |
80960SA
Abstract: 80960SB
|
OCR Scan |
32-BIT 80960SA/SB 16-bit 80960SA 80960SB | |
Contextual Info: 80960SB EMBEDDED 32-BIT MICROPROCESSOR WITH 16-BIT BURST DATA BUS • High-Performance Embedded Architecture — 16 MIPS* Burst Execution at 16 MHz — 5 MIPS Sustained Execution at 16 MHz ■ 512-Byte On-Chip Instruction Cache — Direct Mapped — Parallel Load/Decode for Uncached |
OCR Scan |
80960SB 32-BIT 16-BIT 512-Byte 80960SA 32-Blt | |
control unit of a processorContextual Info: lACs y7 CHAPTER 11 lACs This chapter describes the intra-agent communication IAC m echanism of the 80960SA/SB processor. Included is a description of the IAC-message structure, the IAC-message sending and receiving mechanism, and reference information on the available IAC messages. |
OCR Scan |
80960SA/SB control unit of a processor | |
stores procedureContextual Info: Procedure Calls 4 CHAPTER 4 PROCEDURE CALLS This chapter describes the 80960SA/SB processor's procedure call and stack mechanism. It also describes the supervisor call mechanism, which provides a means of calling privileged procedures such as kernel services. |
OCR Scan |
80960SA/SB stores procedure | |
Contextual Info: 80960SA EMBEDDED 32-BIT MICROPROCESSOR WITH 16-BIT BURST DATA BUS • High-Performance Embedded Architecture — 20 MIPS* Burst Execution at 20 MHz — 7.5 MIPS Sustained Execution at 20 MHz ■ 512-Byte On-Chip Instruction Cache — Direct Mapped — Parallel Load/Decode for Uncached |
OCR Scan |
80960SA 32-BIT 16-BIT 512-Byte 32-Blt 80960SB 80-Lead | |
v945
Abstract: v943 8244 INTEL 80960SA 80960SB N80960SA N80960SB S80960SA W225 intel DOC
|
Original |
80960SA/SB 80960SA/SB v945 v943 8244 INTEL 80960SA 80960SB N80960SA N80960SB S80960SA W225 intel DOC | |
Contextual Info: in te i 80960SA/80960SB EMBEDDED 32-BIT PROCESSORS WITH 16-BIT BURST DATA BUS High-Performance Embedded Architecture — 16 MIPS Burst Execution at 16 MHz — 5 MIPS* Sustained Execution at 16 MHz Built-In Interrupt Controller — 4 Direct Interrupt Pins — 32 Priority Levels 256 Vectors |
OCR Scan |
80960SA/80960SB 32-BIT 16-BIT 80960SB 512-Byte | |
QFP PACKAGE thermal resistance
Abstract: 80960SA 80960SB N80960SB1 65A176 AD928
|
Original |
80960SB 32-BIT 16-BIT 512-Byte 80960SA 80960SA 80960SB QFP PACKAGE thermal resistance N80960SB1 65A176 AD928 | |
|
|||
80960SBContextual Info: Floating-Point Instructions 1Q CHAPTER 10 FLOATING-POINT INSTRUCTIONS This chapter describes the floating-point processing capabilities of the 80960SB processor. The subjects discussed include the real number data types, the execution environment for floating-point operations, the floating-point instructions, and fault and exception handling. |
OCR Scan |
80960SB | |
VAX-11
Abstract: 272207
|
OCR Scan |
80960SB 32-BIT 16-BIT 512-Byte 80960KA/ 80960SA 8096SA VAX-11 272207 | |
v945
Abstract: V943 272850 270929-003 80960SA 80960SB N80960SA N80960SB S80960SA S80960SB
|
Original |
80960SA/SB 80960SA/SB v945 V943 272850 270929-003 80960SA 80960SB N80960SA N80960SB S80960SA S80960SB | |
transistor 778
Abstract: cpu 80960kx printer controller 80960SX Destiny d5001 D8905
|
Original |
D5001 80960Sx, 80960Kx, 80960Jx 80960Cx) D8905 transistor 778 cpu 80960kx printer controller 80960SX Destiny d5001 | |
Contextual Info: in te i 80960SA EMBEDDED 32-BIT MICROPROCESSOR WITH 16-BIT BURST DATA BUS • High-Performance Embedded Architecture — 20 MIPS* Burst Execution at 20 MHz — 7.5 MIPS Sustained Execution at 20 MHz ■ 512-Byte On-Chip Instruction Cache — Direct Mapped |
OCR Scan |
80960SA 32-BIT 16-BIT 512-Byte 80960SB 16-Bit 80960SA | |
Contextual Info: 80960SA EMBEDDED 32-BIT MICROPROCESSOR WITH 16-BIT BURST DATA BUS • ■ ■ High-Performance Embedded Architecture — 20 MIPS* Burst Execution at 20 MHz — 7.5 MIPS Sustained Execution at 20 MHz 512-Byte On-Chip Instruction Cache — Direct Mapped — Parallel Load/Decode for Uncached |
OCR Scan |
80960SA 32-BIT 16-BIT 512-Byte 80960SB 80-Lead 84-Le | |
80960
Abstract: 74F113 82C54 TL7705A Z8536
|
OCR Scan |
80960SA/SB RS-232 82C54 80960 74F113 TL7705A Z8536 | |
T7 DIODEContextual Info: inttJ PBßyiiflOMÄlHV 80960SA EMBEDDED 32-BIT MICROPROCESSOR WITH 16-BIT BURST DATA BUS High-Performance Embedded Architecture — 20 MIPS* Burst Execution at 20 MHz — 7.5 MIPS Sustained Execution at 20 MHz 512-Byte On-Chip Instruction Cache — Direct Mapped |
OCR Scan |
80960SA 32-BIT 16-BIT 512-Byte 80960KA/ 80960SB T7 DIODE | |
NFP-32Contextual Info: Faults 6 CHAPTER 6 FAULTS This chapter describes the fault handling facilities of the 80960SA/SB processor. The subjects covered include the fault-handling data structures, the software support required for fault handling, and the fault handling mechanism. A reference section that contains detailed |
OCR Scan |
80960SA/SB Number16 NFP-32 | |
advantages of instruction set architecture intel i3Contextual Info: 80960SB EMBEDDED 32-BIT MICROPROCESSOR WITH 16-BIT BURST DATA BUS • H ig h -P e rfo rm a n c e E m bedded A rc h ite c tu re — 16 M IPS* B u rst E xecution at 16 M H z — 5 M IPS S u stain ed E xecution at 16 M Hz ■ B uilt-in In te rru p t C o n tro lle r |
OCR Scan |
80960SB 32-BIT 16-BIT 80960SA at50-1000 advantages of instruction set architecture intel i3 |