tag 9018
Abstract: MIPS Translation Lookaside Buffer TLB R3000 mips r2000a
Text: 14E D INTEGRATED DEVICE • 4flHS771 0003^05 3 ■ PRELIMINARY IDT 79R2000A RISC CPU PROCESSOR IntegratedDevlcelechndogyInc T-V? '/7 • Optimizing Compilers available Include: C, FORTRAN, Pascal, P l/f , COBOL, Ada FEATURES: • Full 3 2-blt Operation-Thirty-two 32-bit registers and air
|
OCR Scan
|
4flHS771
32-bit
32-bit.
79R2000A
R2000A
79R2Q10A
ns/25pF
IDT79R2000A
IDT79R2000AX
144-Pin
tag 9018
MIPS Translation Lookaside Buffer TLB R3000
mips r2000a
|
PDF
|
79R3000
Abstract: No abstract text available
Text: RISC CPU PROCESSOR IDT79R3000 • Supports concurrent refill and execution of instructions. • Partial word stores executed as read-modify-write operations. • 6 external interrupt inputs up to 64 different sources , 2 software interrupts, with single cycle latency to exception
|
OCR Scan
|
IDT79R3000
MIL-STD-883,
IDT79R2000
32-bit
32-bit.
IDT79R3000
144-Pin
172-Pin
79R3000
79R3000
|
PDF
|
tag3l
Abstract: 2000AG
Text: RISC CPU PROCESSOR FEATURES: • F ull 3 2 -b it O p e ra tio n -T h irty -tw o 3 2 -b it re giste rs and a ll ins tru ctio n s a n d a d d re sse s a re 3 2 - bit. • E fficie n t p ip e lin in g —T h e C P U ’s 5-sta g e p ip e lin e desig n a ssists in o b ta in in g a n e xe cu tio n rate a p p ro a c h in g o n e
|
OCR Scan
|
79R2000A
ns/25pF
79R2010A
IDT79R2000A
IDT79R2000AX
144-Pin
tag3l
2000AG
|
PDF
|
79r3000
Abstract: IDT79R3000 idt 79r3000 79R3010 R3000 IDT79R2000 jalr harvard architecture
Text: IDT79R3000 RISC CPU PROCESSOR • Supports concurrent refill and execution of instructions. • Partial word stores executed as read-modify-write operations. • 6 external interrupt inputs up to 64 different sources , 2 software interrupts, with single cycle latency to exception
|
OCR Scan
|
IDT79R3000
IDT79R2000
32-bit
32-bit.
IDT79R3000
MIL-STD-883,
144-Pin
172-Pin
79r3000
idt 79r3000
79R3010
R3000
jalr harvard architecture
|
PDF
|