16 MACROCELL Search Results
16 MACROCELL Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
EP610SC-15 |
![]() |
EP610 - Classic Family EPLD, Logic,300 Gates,16 Macrocells |
![]() |
![]() |
|
EP910ILC-15 |
![]() |
EP910 - Classic Family EPLD, Logic,450 Gates,24 Macrocells |
![]() |
![]() |
|
EP610DI-30 |
![]() |
EP610 - Classic Family EPLD, Logic,300 Gates,16 Macrocells |
![]() |
![]() |
|
EP610PC-35 |
![]() |
EP610 - Classic Family EPLD, Logic,300 Gates,16 Macrocells |
![]() |
![]() |
|
EP910LI-30 |
![]() |
EP910 - Classic Family EPLD, Logic,450 Gates,24 Macrocells |
![]() |
![]() |
16 MACROCELL Datasheets Context Search
Catalog Datasheet | Type | Document Tags | |
---|---|---|---|
4-bit even parity using mux 8-1
Abstract: full subtractor implementation using NOR gate 4096 bit RAM 74 full subtractor full subtractor using mux
|
Original |
Delta39K Delta39K, Ultra37000. Ultra37128 4-bit even parity using mux 8-1 full subtractor implementation using NOR gate 4096 bit RAM 74 full subtractor full subtractor using mux | |
EP600
Abstract: 5c060 P5C060-55 intel PLD EP600 programming D5C060-45
|
OCR Scan |
5C060 16-MACROCELL 5C060 5C060-45 EP600 P5C060-55 intel PLD EP600 programming D5C060-45 | |
vhdl code for 8-bit serial adder
Abstract: dse1 D950-CORE ieee floating point alu in vhdl vhdl code for 16 bit barrel shift register vhdl code for 8-bit adder
|
Original |
D950-CORE 16-Bit 16-ights vhdl code for 8-bit serial adder dse1 D950-CORE ieee floating point alu in vhdl vhdl code for 16 bit barrel shift register vhdl code for 8-bit adder | |
8 bit barrel shifter vhdl code
Abstract: vhdl code for 8-bit serial adder D950-CORE vhdl code for SIGNED MULTIPLIER accumulator vhdl code for 8-bit adder Ya14
|
Original |
D950-CORE 16-Bit 16-bihts 8 bit barrel shifter vhdl code vhdl code for 8-bit serial adder D950-CORE vhdl code for SIGNED MULTIPLIER accumulator vhdl code for 8-bit adder Ya14 | |
39a132
Abstract: d950 BSU60 vhdl code lte vhdl code for SIGNED MULTIPLIER accumulator D950CORE D950-CORE 4 bit barrel shifter using mux YA11 vhdl code for 16 bit barrel shifter
|
Original |
D950-CORE 16-BIT 40-BIT 39a132 d950 BSU60 vhdl code lte vhdl code for SIGNED MULTIPLIER accumulator D950CORE D950-CORE 4 bit barrel shifter using mux YA11 vhdl code for 16 bit barrel shifter | |
4512c
Abstract: ispMACH lc4064v LC4032 LC4032V-10TN48I 4032V 4000ZC LC4384V-35TN176C LC4512V-5FN256I LC4128V-5T128C LC4512V
|
Original |
000V/B/C/Z LC4256V-75TN176E LC4256V-75TN144E LC4256V-75TN100E LC4256V LC4128V-75TN100E LC4128V LC4128V-75TN144E TN1004) 4512c ispMACH lc4064v LC4032 LC4032V-10TN48I 4032V 4000ZC LC4384V-35TN176C LC4512V-5FN256I LC4128V-5T128C LC4512V | |
ARM processor
Abstract: ARM processor fundamentals ARM processor pin configuration ARM7500 LA-1931 la1628 BD 176
|
Original |
ARM7500 0050C 32MHz, ARM processor ARM processor fundamentals ARM processor pin configuration LA-1931 la1628 BD 176 | |
Contextual Info: EP600 EPLD t i d = n & 16-Macrocell Device \ June 1993, ver. 1 Data Sheet Supplement 16-macrocell Classic EPLD - Combinatorial speeds with tPD = 45 ns Counter frequencies up to 222 MHz Pipelined data rates up to 263 MHz □ Programmable I/O architecture with up to 20 inputs or 16 outputs |
OCR Scan |
EP600 16-Macrocell EP610, EP610A, EP610T, EP630 | |
ARM7500FE
Abstract: ARM FPA DRAM Controller 08FF
|
Original |
ARM7500FE 0077B ARM FPA DRAM Controller 08FF | |
Contextual Info: UM10524 LPC1315/16/17/45/46/47 User manual Rev. 4 — 12 March 2013 User manual Document information Info Content Keywords LPC1315/16/17/45/46/47, ARM Cortex-M3, microcontroller, USB Abstract LPC1315/16/17/45/46/47 User manual UM10524 NXP Semiconductors LPC1315/16/17/45/46/47 User manual |
Original |
UM10524 LPC1315/16/17/45/46/47 LPC1315/16/17/45/46/47, 0x4003 | |
80c196 application noteContextual Info: PSD4235G2V Flash in-system programmable ISP peripherals for 16-bit MCUs (3.3 V supply) Features PSD provides an integrated solution to 16-bit MCU based applications that includes configurable memories, PLD logic and I/Os: • ■ 64 Kbit SRAM ■ PLD with macrocells |
Original |
PSD4235G2V 16-bit 80c196 application note | |
Contextual Info: - tB i 3 1992 EP600-45 High-Performance 16-Macrocell EPLD Data Sheet June 1991, ver. 1 Features □ □ □ □ □ □ General Description High-performance 16-macrocell Classic EPLD Combinatorial speeds with tFD = 45 ns Counter frequencies up to 22.2 MHz |
OCR Scan |
EP600-45 16-Macrocell EP600-3 16-bit 24-pin 28-pin | |
Contextual Info: % Micro Linear FB300 Tile Arrav Family Description FB324 Bipolar Tile Array The FB324 has 6 general purpose tiles and 16 high performance tiles. The six general purpose tiles can use any of the predefined macrocells from the FB300 family. The 16 high performance tiles support higher |
OCR Scan |
FB300 FB324 FB324â MLCH300 | |
AMD 685
Abstract: cascode transistor array 5K02 tiles ecl 10K signetics FB300 FB324
|
OCR Scan |
FB300 FB324 FB324 MLCH300 GG/CS-5K-02/88 AMD 685 cascode transistor array 5K02 tiles ecl 10K signetics | |
|
|||
EP600
Abstract: EP600 eprom 5c060 P5C060-45 EP600 programming 5C060-55 5C06055 EP6003 16-MACROCELL 74HC
|
OCR Scan |
5C060 5C060-45 130pF EP600 EP600 eprom 5c060 P5C060-45 EP600 programming 5C060-55 5C06055 EP6003 16-MACROCELL 74HC | |
Contextual Info: EP610 EPLD Features High-performance, 16-macrocell Classic EPLD Combinatorial speeds with tPD as low as 10 ns Counter frequencies of up to 100 MHz Pipelined data rates of up to 125 MHz Programmable I/O architecture with up to 20 inputs or 16 outputs and 2 clock pins |
OCR Scan |
EP610 16-macrocell EP610, EP610I, EP600I 24-pin 16-bit | |
Contextual Info: LPC2420/2460 Flashless 16-bit/32-bit microcontroller; Ethernet, CAN, ISP/IAP, USB 2.0 device/host/OTG, external memory interface Rev. 6.2 — 16 October 2013 Product data sheet 1. General description NXP Semiconductors designed the LPC2420/2460 microcontroller around a 16-bit/32-bit |
Original |
LPC2420/2460 16-bit/32-bit LPC2420/2460 16-bit/32-bit 32-bit 16-bit LPC2420 | |
Contextual Info: EP610A EPLD AN b r ^ n ^ \ High-Performance 16-Macrocell Device March 1993, ver. 2 Data Sheet Supplement □ Features □ □ □ P re lim in a ry Inform ation □ □ □ □ □ □ Highest-performance 16-macrocell Classic EPLD Combinatorial speeds with tPD = 10 ns |
OCR Scan |
EP610A 16-Macrocell EP610 EP610T EP610 16-Macrocell | |
LPC2000
Abstract: LPC2468 LPC2468FBD208 LPC2468FET208 LQFP208 TFBGA208
|
Original |
LPC2468 16-bit/32-bit LPC2468 16-bit/32-bit 128-bit LPC2000 LPC2000 LPC2468FBD208 LPC2468FET208 LQFP208 TFBGA208 | |
ALTERA EP610
Abstract: MIL-STD-883-compliant
|
OCR Scan |
EP610 MIL-STD-883-Compliant 16-macrocell 24-pin 16-bit MIL-STD-883-Compliant ALTERA EP610 | |
Multiplexers
Abstract: 5C060 5C060-55 EP600 programming 5C060-45 EP600 P5C060-55 intel PLD
|
OCR Scan |
5C060 16-MACROCELL Gener60 25MHz 5C060-45 Multiplexers 5C060-55 EP600 programming EP600 P5C060-55 intel PLD | |
fxz 556
Abstract: EP6101-10 EP610 pipelined adder EP610-Z5 EP610-30 EP610-35 EP610-25 EP610-15 EP610-20
|
OCR Scan |
16-macrocell EP610 EP610I 24-pin 28-pin 16-bit fxz 556 EP6101-10 pipelined adder EP610-Z5 EP610-30 EP610-35 EP610-25 EP610-15 EP610-20 | |
EP610
Abstract: MIL-STD-883-compliant TI EP610 EP610-15 PALCE610 altera ep610 ALTERA MAX 5000 programming EP610-20 EP610I
|
OCR Scan |
EP610 16-macrocell EP610, EP610I, EP610T, MIL-STD-883-compliant, EP600I, PALCE610 24-pin MIL-STD-883-compliant TI EP610 EP610-15 altera ep610 ALTERA MAX 5000 programming EP610-20 EP610I | |
EP61Q-15
Abstract: EP61B EP610-30 EP610-35 EP610-25 EP610 EP610-15 EP610-20 EP6101-10 EP610I
|
OCR Scan |
EP610 16-macrocell EP610I 24-pin 28-pin 16-bit EP61Q-15 EP61B EP610-30 EP610-35 EP610-25 EP610-15 EP610-20 EP6101-10 |